BT8375 CONEXANT [Conexant Systems, Inc], BT8375 Datasheet - Page 138

no-image

BT8375

Manufacturer Part Number
BT8375
Description
single chip transceivers for T1/E1 and Integrated Service Digital Network (ISDN) primary rate interfaces
Manufacturer
CONEXANT [Conexant Systems, Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
BT8375KPF
Manufacturer:
BT
Quantity:
41
3.0 Registers
3.4 Interrupt Status Registers
RSIG
RMSYNC
RMF
RFRAME
All events in ISR2 are from rising edge sources. Each event is latched active-high and held until the processor
read clears ISR2. Each event triggers an interrupt if the corresponding IER2 bit is enabled [addr 011].
TBOP
RFULL1
RNEAR1
RMSG1
TDLERR1
TEMPTY1
TNEAR1
TMSG1
3-20
009—Data Link 1 Interrupt Status (ISR2)
TBOP
7
Receive Signaling Stack—Indicates 1 or more signaling bit changes were detected during the
prior receive multiframe, and new ABCD (robbed bit or CAS) signaling is available on the
Receive Signaling Stack register [addr 0DA]. RSIG is cleared by processor read of ISR3,
independent of STACK contents. See also the SET_RSIG bit (addr 0D7).
Receive System Bus MF Sync—Activated every 1.5 ms (SF/SLC), 3 ms (ESF), or 2 ms
(CAS), coincident with the first bit of receive system bus multiframe output on RPCMO.
Receive Multiframe Boundary—Activated every 3 ms for T1 (Ft, SF, SLC, ESF), or 2 ms
(MFAS), coincident with the first bit of a received multiframe. If MFAS is not included in the
receive framer criteria, RMF is activated at 2 ms interval.
Receive Frame Boundary—Activated every 193 bits (T1) or 256 bits (E1), coincident with the
first bit of a received frame. The processor can read RPHASE [addr 0DB] to determine which
RSLIP buffer half can be accessed.
BOP Codeword Transmitted
and a new TBOP value can be written [TBOP; addr 0A1].
Receive FIFO Full
write received data to a full FIFO causing the receive data link FIFO to overrun. In
unformatted modes (Pack6 and Pack8), RFULL is set when the receive FIFO is filled to the
MSG_FILL Limit selected in register RDL1_FFC [addr 0A7].
Receive FIFO Near Full
selected in register RDL1_FFC [addr 0A7].
Message Received
available in the receiver FIFO.
Transmit FIFO Error
the FIFO without encountering an end of message [TDL1_EOM; addr 0AC]. The underrun
condition also forces transmission of an HDLC abort code.
Transmit FIFO Empty
write to a full FIFO. Overflow data is ignored by the transmit FIFO.
Transmit FIFO Near Empty
selected in register TDL1_FEC [addr 0AB].
Message Transmitted
is just beginning transmission.
RFULL1
6
RNEAR1
5
0 = no stack update
1 = new ABCD signaling
0 = no timer event
1 = RSB multiframe
0 = no timer event
1 = receive multiframe
0 = no timer event
1 = receive frame
In HDLC modes, RFULL is set when the data link receiver attempts to
Set when a complete message or a partial message is received and
Set when the FIFO underruns as a result of the internal logic emptying
Set when a complete message has been transmitted and the closing flag
Set when the FIFO overflows as a result of the processor attempting to
Set when the receive FIFO fill level reaches the near full threshold
RMSG1
Set when the transmit FIFO level falls below the threshold
Set when a valid Bit Oriented Codeword has been transmitted
4
Conexant
TDLERR1
3
Fully Integrated T1/E1 Framer and Line Interface
TEMPTY1
2
TNEAR1
Bt8370/8375/8376
1
N8370DSE
TMSG1
0

Related parts for BT8375