ZL50060 ZARLINK [Zarlink Semiconductor Inc], ZL50060 Datasheet - Page 79

no-image

ZL50060

Manufacturer Part Number
ZL50060
Description
16 K-Channel Digital Switch with High Jitter Tolerance, Per Stream Rate Conversion (2, 4, 8, 16, or 32 Mbps), and 64 Inputs and 64 Outputs
Manufacturer
ZARLINK [Zarlink Semiconductor Inc]
Datasheet
14.14
Address 014D
The Memory BIST Register enables the self-test of chip memory. Two consecutive write operations are required to
start MBIST: the first with only Bit 12 (LV_TM) set HIGH (i.e., 1000h); the second with Bit 12 maintained HIGH but
with the required start bit(s) also set HIGH.
The MBISTR register is configured as follows:
15:13
Bit
12
11
10
9
8
7
6
5
4
3
2
Memory BIST Register
BISTCDB
BISTCCB
Reserved
BISTSDB
BISTPDB
BISTCDL
BISTSCB
BISTPCB
BISTSDL
BISTPDL
BISTSCL
LV_TM
Name
H
.
Reset
Value
0
0
0
0
0
0
0
0
0
0
0
0
Table 54 - Memory BIST Register (MBISTR) Bits
Reserved
Must be set to 0 for normal operation
MBIST Test Enable
Set HIGH to enable MBIST mode.
Set LOW for normal operation.
Backplane Data Memory Start BIST Sequence
Sequence enabled on LOW to HIGH transition.
Backplane Data Memory BIST Sequence Completed (Read-only)
This bit must be polled - when HIGH, indicates completion of Backplane Data
Memory BIST sequence.
Backplane Data Memory Pass/Fail Bit (Read-only)
This bit indicates the Pass/Fail status following completion of the Backplane
Data Memory BIST sequence (indicated by assertion of BISTCDB).
A HIGH indicates Pass, a LOW indicates Fail.
Local Data Memory Start BIST Sequence
Sequence enabled on LOW to HIGH transition.
Local Data Memory BIST Sequence Completed (Read-only)
This bit must be polled - when HIGH, indicates completion of Local Data
Memory BIST sequence.
Local Data Memory Pass/Fail Bit (Read-only)
This bit indicates the Pass/Fail status following completion of the Local Data
Memory BIST sequence (indicated by assertion of BISTCDL).
A HIGH indicates Pass, a LOW indicates Fail.
Backplane Connection Memory Start BIST Sequence
Sequence enabled on LOW to HIGH transition.
Backplane Connection Memory BIST Sequence Completed (Read-only)
This bit must be polled - when HIGH, indicates completion of Backplane
Connection Memory BIST sequence.
Backplane Connection Memory Pass/Fail Bit (Read-only)
This bit indicates the Pass/Fail status following completion of the Backplane
Connection Memory BIST sequence (indicated by assertion of BISTCCB).
A HIGH indicates Pass, a LOW indicates Fail.
Local Connection Memory Start BIST Sequence
Sequence enabled on LOW to HIGH transition.
Zarlink Semiconductor Inc.
ZL50060/1
79
Description
Data Sheet

Related parts for ZL50060