ZL50060 ZARLINK [Zarlink Semiconductor Inc], ZL50060 Datasheet - Page 55

no-image

ZL50060

Manufacturer Part Number
ZL50060
Description
16 K-Channel Digital Switch with High Jitter Tolerance, Per Stream Rate Conversion (2, 4, 8, 16, or 32 Mbps), and 64 Inputs and 64 Outputs
Manufacturer
ZARLINK [Zarlink Semiconductor Inc]
Datasheet
13.0
When the most significant bit, A14, of the address bus is set to ’0’, the microprocessor is performing an access to
one of the device’s internal registers. Address bits A13-A0 indicate which particular register is being accessed.
8:0
Bit
00CD
00ED
00A3
010D
0003
0043
0083
0023
0063
A14-A0
00CA
00CB
00CC
00C3
00C4
00C5
00C6
00C7
00C8
00C9
0000
0001
0002
Internal Register Mappings
H
H
H
H
H
H
H
H
H
BCAB[8:0]
- 0022
- 00A2
- 012C
- 0042
- 0062
- 0082
- 00C2
- 00EC
- 010C
Name
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
H
Table 17 - BCM Bits for 32Mbps Source-to-Backplane Switching
Source Channel Address Bits / Message Mode Data
The binary value of these 9 bits represents the input channel number, when BMM is LOW.
Bits BCAB[7:0] transmitted as data when BMM is set HIGH.
Note: When BMM is set HIGH, in both ST-BUS and GCI-Bus modes, the BCAB[7:0] bits
are output sequentially to the timeslot with BCAB[7] being output first.
Control Register, CR
Block Programming Register, BPR
BER Control Register, BERCR
Local Input Channel Delay Register 0 - 31, LCDR0 - 31
Local Input Bit Delay Register 0 - 31, LIDR0 - 31
Backplane Input Channel Delay Register 0 - 31, BCDR0 - 31
Backplane Input Bit Delay Register 0 - 31, BIDR0 - 31
Local Output Advancement Register 0 - 31, LOAR0 - 31
Backplane Output Advancement Register 0 - 31, BOAR0 - 31
Local BER Start Send Register, LBSSR
Local Transmit BER Length Register, LTXBLR
Local Receive BER Length Register, LRXBLR
Local BER Start Receive Register, LBSRR
Local BER Count Register, LBCR
Backplane BER Start Send Register, BBSSR
Backplane Transmit BER Length Register, BTXBLR
Backplane Receive BER Length Register, BRXBLR
Backplane BER Start Receive Register, BBSRR
Backplane BER Count Register, BBCR
Local Input Bit Rate Register 0 - 31, LIBRR0 - 31
Local Output Bit Rate Register 0 - 31, LOBRR0 - 31
Backplane Input Bit Rate Register 0 - 31, BIBRR0 - 31
Table 18 - Address Map for Registers (A14 = 0)
Zarlink Semiconductor Inc.
ZL50060/1
55
Description
Register
Data Sheet

Related parts for ZL50060