TSC80251-SK TEMIC [TEMIC Semiconductors], TSC80251-SK Datasheet - Page 16

no-image

TSC80251-SK

Manufacturer Part Number
TSC80251-SK
Description
8/16-bit Microcontroller with Serial Communication Interfaces
Manufacturer
TEMIC [TEMIC Semiconductors]
Datasheet
7. Instruction Set Summary
This section contains tables that summarize the instruction set. For each instruction there is a short description, its
length in bytes, and its execution time in states (one state time is equal to two system clock cycles). There are
two concurrent processes limiting the effective instruction throughput:
Table 20 to Table 34 assume code executing from on-chip memory, then the CPU is fetching 16-bit at a time and
this is never limiting the execution speed.
If the code is fetched from external memory, a pre-fetch queue will store instructions ahead of execution to optimize
the memory bandwidth usage when slower instructions are executed. However, the effective speed may be limited
depending on the average size of instructions (for the considered section of the program flow). The maximum
average instruction throughput is provided by Table 14 depending on the external memory configuration (from
Page Mode to Non-Page Mode and the maximum number of wait states). If the average size of instructions is not
an integer, the maximum effective throughput is found by pondering the number of states for the neighbor integer
values.
If the average execution time of the considered instructions is larger than the number of states given by Table 14,
this larger value will prevail as the limiting factor. Otherwise, the value from Table 14 must be taken. This is
providing a fair estimation of the execution speed but only the actual code execution can provide the final value.
7.1 Notation for Instruction Operands
Table 15 to Table 19 provide notation for Instruction Operands.
Rev. A - May 7, 1999
Average size of
dir8
dir16
#data
#data16
#0data16
#1data16
#short
Direct Address
Instructions
Instruction Fetch
Instruction Execution
Immediate
(bytes)
Address
1
2
3
4
5
Table 14. Minimum Number of States per Instruction for given Average Sizes
Page Mode
A direct 8-bit address. This can be a memory address (00h-7Fh) or a SFR address (80h-
FFh). It is a byte (default), word or double word depending on the other operand.
A 16-bit memory address (00:0000h-00:FFFFh) used in direct addressing.
An 8-bit constant that is immediately addressed in an instruction
A 16-bit constant that is immediately addressed in an instruction
A 32-bit constant that is immediately addressed in an instruction. The upper word is filled
with zeros (#0data16) or ones (#1data16).
A constant, equal to 1, 2, or 4, that is immediately addressed in an instruction.
(states)
1
2
3
4
5
Table 16. Notation for Immediate Addressing
0 Wait State
Table 15. Notation for Direct Addressing
10
2
4
6
8
Description
Description
1 Wait State
12
15
3
6
9
Non-Page Mode (states)
2 Wait States
12
16
20
4
8
TSC80251G2D
3 Wait States
10
15
20
25
5
C251
C251
4 Wait States
12
18
24
30
6
C51
C51
16

Related parts for TSC80251-SK