ADP1046-100-EVALZ AD [Analog Devices], ADP1046-100-EVALZ Datasheet - Page 69

no-image

ADP1046-100-EVALZ

Manufacturer Part Number
ADP1046-100-EVALZ
Description
Digital Controller for Isolated
Manufacturer
AD [Analog Devices]
Datasheet
Data Sheet
Table 74. Register 0x4A—OUTC Rising Edge Setting (OUTC Pin)
Bits
[7:4]
3
2
1
0
Table 75. Register 0x4B—OUTC Falling Edge Timing (OUTC Pin)
Bits
[7:0]
Table 76. Register 0x4C—OUTC Falling Edge Setting (OUTC Pin)
Bits
[7:4]
3
2
[1:0]
Table 77. Register 0x4D—OUTD Rising Edge Timing (OUTD Pin)
Bits
[7:0]
Bit Name
t
Modulate enable
t
Reserved
Volt-second balance
source selection
Bit Name
t
Bit Name
t
Modulate enable
t
Reserved
Bit Name
t
5
5
6
6
6
7
sign
sign
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Description
These bits contain the four LSBs of the 12-bit t
bits of Register 0x49, which contains the eight MSBs of the t
5 ns resolution. The entire switching period is divided into 40 ns time steps. If the t_rise and
t_fall of a PWM edge occur within the same 40 ns time step, the PWM output is 0 V. If the t_rise
and t_fall occur in different 40 ns time steps, the PWM output is set to the programmed value.
The absolute maximum pulse width is t
1 = PWM modulation acts on the t
0 = no PWM modulation of the t
1 = negative sign. Increase of PWM modulation moves t
0 = positive sign. Increase of PWM modulation moves t
Reserved.
If this bit is set to 1, the OUTC rising edge is selected as the start of the integration period for
volt-second balance.
Description
This register contains the eight MSBs of the 12-bit t
four bits of Register 0x4C, which contains the four LSBs of the t
5 ns resolution. The entire switching period is divided into 40 ns time steps. If the t_rise and
t_fall of a PWM edge occur within the same 40 ns time step, the PWM output is 0 V. If the t_rise
and t_fall occur in different 40 ns time steps, the PWM output is set to the programmed value.
The absolute maximum pulse width is t
Description
These bits contain the four LSBs of the 12-bit t
bits of Register 0x4B, which contains the eight MSBs of the t
5 ns resolution. The entire switching period is divided into 40 ns time steps. If the t_rise and
t_fall of a PWM edge occur within the same 40 ns time step, the PWM output is 0 V. If the t_rise
and t_fall occur in different 40 ns time steps, the PWM output is set to the programmed value.
The absolute maximum pulse width is t
1 = PWM modulation acts on the t
0 = no PWM modulation of the t
1 = negative sign. Increase of PWM modulation moves t
0 = positive sign. Increase of PWM modulation moves t
Reserved.
Description
This register contains the eight MSBs of the 12-bit t
top four bits of Register 0x4E, which contains the four LSBs of the t
to 5 ns resolution. The entire switching period is divided into 40 ns time steps. If the t_rise and
t_fall of a PWM edge occur within the same 40 ns time step, the PWM output is 0 V. If the t_rise
and t_fall occur in different 40 ns time steps, the PWM output is set to the programmed value.
The absolute maximum pulse width is t
Rev. 0 | Page 69 of 96
5
6
edge.
edge.
5
6
edge.
edge.
PERIOD
PERIOD
PERIOD
PERIOD
− 5 ns.
− 5 ns.
− 5 ns.
− 5 ns.
5
6
time. This value is always used with the eight
time. This value is always used with the eight
6
time. This value is always used with the top
7
time. This value is always used with the
5
6
5
6
left.
left.
right.
right.
5
6
time. Each LSB corresponds to
time. Each LSB corresponds to
6
time. Each LSB corresponds to
7
time. Each LSB corresponds
ADP1046

Related parts for ADP1046-100-EVALZ