LAN9118_05 SMSC [SMSC Corporation], LAN9118_05 Datasheet - Page 112

no-image

LAN9118_05

Manufacturer Part Number
LAN9118_05
Description
High Performance Single-Chip 10/100 Non-PCI Ethernet Controller
Manufacturer
SMSC [SMSC Corporation]
Datasheet
Revision 1.1 (05-17-05)
6.2
RX Status FIFO
TX Status FIFO
RX Data FIFO
READING...
RX_DROP
nCS, nRD
AFTER
A[7:1]
Data Bus
PIO reads can be used to access CSRs or RX Data and RX/TX status FIFOs. In this mode, counters
in the CSRs are latched at the beginning of the read cycle. Read data is valid as indicated in the timing
diagram. PIO reads can be performed using Chip Select (nCS) or Read Enable (nRD). Either or both
of these control signals must go high between cycles for the period specified.
PIO reads are supported for both 16- and 32-bit access. Timing for 16-bit and 32-bit PIO Read cycles
is identical with the exception that D[31:16] are not driven during a 16-bit read.
Note: Some registers have restrictions on the timing of back-to-back, write-read and read-read
Note: The “Data Bus” width is 32 bits with optional support for 16-bit bus widths
PIO Reads
cycles.
WAIT FOR THIS MANY
Figure 6.1 LAN9118 PIO Read Cycle Timing
Table 6.2 Read After Read Timing Rules
NS…
135
135
135
180
DATASHEET
(ASSUMING Tcycle OF 45NS)
112
OR PERFORM THIS MANY
READS OF BYTE_TEST…
High Performance Single-Chip 10/100 Non-PCI Ethernet Controller
3
3
3
4
BEFORE READING...
RX_FIFO_INF
RX_FIFO_INF
TX_FIFO_INF
RX_DROP
SMSC LAN9118
Datasheet

Related parts for LAN9118_05