cx25870 Conexant Systems, Inc., cx25870 Datasheet - Page 19

no-image

cx25870

Manufacturer Part Number
cx25870
Description
Video Encoder With Adaptive Flicker Filtering And Hdtv Output
Manufacturer
Conexant Systems, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
cx25870-14P
Manufacturer:
CONEXANT
Quantity:
20 000
CX25870/871
Flicker-Free Video Encoder with Ultrascale Technology
Table 1-1. Pin Assignments (2 of 3)
100381B
VDD_CO
CLKO
VSS_CO
CLKI
RESET*
SLEEP
SLAVE
PAL
VDD_VREF
ALTADDR
VDD_SI
VDD_SO
SIC
SID
VSS_SO
VSS_SI
VDDL
VSS/TEST
BLANK*
Pin Name
I
O
I
I
I
I
I
I
I
I
I/O
I/O
I/O
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
40
39
38
Pin #
Clock output supply pin. This pin should be tied to the power supply. For low
voltage infacing this pin should be tied to the low voltage supply.
Pixel clock output (TTL compatible). This pin is three-state if the CLKI pin
provides the encoder clock.
Clock output ground pin. This pin should be tied to the ground plane.
Pixel clock input (TTL compatible). This may be used as either the encoder
clock or a delayed version of the CLKO pin synchronized with the pixel data
input.
Reset control input (TTL compatible). A logical 0 applied for a minimum of 20
CLKI clock cycles resets and disables video timing (horizontal, vertical,
subcarrier counters) to the start of VSYNC of the first field and resets the serial
interface registers. RESET* must be a logical 1(3.3 V) for normal operation.
Power-down control input (TTL compatible). A logical 1 configures the device
for power-down mode. A logical 0 configures the device for normal operation.
Slave/master mode select input (TTL compatible). A logical 1 configures the
device for slave video timing operation. A logical 0 configures the device for
master video timing operation.
PAL/NTSC mode select input (TTL compatible). A logical 1 configures the
device for PAL video format and Autoconfiguration Mode 1. A logical 0
configures the device for NTSC video format and Autoconfiguration Mode 0.
Input threshold adjustment. This pin should be tied to VDD for 3.3 V input
swings or VDDL/2 for low voltage input swings.
Alternate slave address input (TTL compatible). A logical 0 configures the
device to respond to a serial write address of 0x88. A logical 1 configures the
device to respond to a serial write address of 0x8A. In addition, serial reads to
address 0x89 (ALTADDR = 0) or 0x8B (ALTADDR = 1) are possible with this pin.
Serial interface input supply pin. This pin should be tied to VDD (3.3 V).
Serial interface output supply pin. This pin should be tied to VDD (3.3 V).
Serial interface clock input (TTL compatible).
Serial interface data input/output (TTL compatible). Data is written to and read
from the device via this serial bus.
Serial interface input ground pin. This pin should be tied to the ground plane.
Serial interface input ground pin. This pin should be tied to the ground plane.
Digital power for low voltage interface. All VAA and VDD pins must be
connected together on the same PCB plane to prevent latchup. For a low voltage
interface, this pin should be tied to the low voltage supply.
Test pin. Should be tied to VSS for normal operation.
Composite blanking control (TTL compatible). This can be generated by the
encoder or supplied from the graphics controller. If internal blanking is used,
this pin can be used to indicate the control character clock edge. If unused,
BLANK* should be tied high through a 10 k "#pullup resistor.
Conexant
Description
1.0 Functional Description
1.1 Pin Descriptions
1-3

Related parts for cx25870