cx25870 Conexant Systems, Inc., cx25870 Datasheet - Page 128

no-image

cx25870

Manufacturer Part Number
cx25870
Description
Video Encoder With Adaptive Flicker Filtering And Hdtv Output
Manufacturer
Conexant Systems, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
cx25870-14P
Manufacturer:
CONEXANT
Quantity:
20 000
2.0 Internal Registers
2.4 Reading Registers
Table 2-5. Programming Detail For All Read/Write Registers (14 of 16)
2-22
RGB2YP
RPR_SYNC_DIS
SC_PATTERN
SERIALTEST[7:0]
SETUP
SETUP_HOLD_ADJ
SLAVER
SLEEP_EN
SRESET
SYNC_AMP[7:0]
TIMING_RST
V_ACTIVEI[9:8]
V_ACTIVEI[7:0]
Bit/Register
Names
R
P
B
Bit 6–28
Bit 1–D8
Bit 1–A2
Bit 5–BA
Bit 7–30
Bits [7:0]–A4
Bits [3:2]–96 and
Bits [7:0]–94
Bit 5–28
Bits [7:0]–28
Bit 4–32
Bit 7–BA
Bit 7–6C
Bit Location
HDTV output switching bit. This bit is only effective when HDTV_EN = 1,
OUT_MODE[1:0] = 11, RASTER_SEL[1:0] = nonzero, and IN_MODE[3:0] = a RGB input
format.
0 = Digital RGB Input to HDTV RGB output. (DEFAULT)
1 = Digital RGB Input to HDTV YP
This bit is only effective when OUT_MODE[1:0] = 11, HDTV_EN = 1, and RASTER_SEL is
nonzero.
0 = Enables trilevel sync on HDTV Red or P
1 = Disables trilevel sync on HDTV Red or P
for EIA-770.3 compliance.
SECAM phase sequence. SC_PATTERN only has an effect when FM bit is set.
0 = 0' 0' 180' 0' 0' 180' SECAM subcarrier phase sequence. (DEFAULT)
1 = 0' 0' 0' 180' 180' 180' SECAM subcarrier phase sequence.
Use this register for testing the write and read ability of the serial master. A consecutive
write and read sequence will return the original value. The default value is 0x00.
0 = Setup off. The 7.5 IRE pedestal setup is disabled for active video lines (NTSC-J, PAL,
and SECAM).
1 = Setup on. The 7.5 IRE pedestal setup is enabled for active video lines (NTSC-M).
(DEFAULT)
0 = Graphic port inputs must have minimum setup = 3 ns, hold = 0 ns (DEFAULT). This
setting is compatible with Bt868/869.
1 = Graphics port inputs must have minimum setup = 1.25 ns, hold = 1.5 ns. This is a
new option for interfacing the CX25870/871 to other data master devices.
Interface bit: Works in conjunction with EN_BLANKO, EN_DOT, and EN_OUT Controls
whether the interface will be timing Master or timing Slave.
0 = Configures encoder as the timing master. HSYNC* and VSYNC* will be transmitted
as outputs when this bit or a combination of this bit and SLAVE pin is 0. (DEFAULT)
1 = Configures encoder as the timing slave (pseudo-master or slave interface). HSYNC*
and VSYNC* will be received as inputs when this bit or a combination of this bit and
SLAVE pin is 1.
0 = Normal operation. (DEFAULT)
1 = Enables sleep state.
Shuts down all internal clocks except the serial port interface clock. Disables all digital
I/O pins except: SLEEP, ALTADDR, CLKI, CLKO, and XTALOUT. Disables the PLL. Turns
off all DACs and VREF. SLEEP and RESET* pins are never disabled.
0 = Normal Operation. (DEFAULT)
1 = Setting this bit performs a software reset. All registers are reset to their default state.
This bit is automatically cleared.
Multiplication factor for controlling the analog sync amplitude.
SYNC_AMP + 1 LSb (least significant bit) = +1.25 mV increase in the analog sync
amplitude.
0 = Normal Operation. (DEFAULT)
1 = Enable timing reset. Resets timing and pixel counters to 1 This bit is automatically
cleared. The designer should wait a minimum of 1 ms, after the last register write before
enabling TIMING_RST.
Number of active input lines.
Conexant
Flicker-Free Video Encoder with Ultrascale Technology
Bit/Register Definition
R
P
B
output.
R
R
output. This bit will have to be set manually
output. (DEFAULT)
CX25870/871
100381B

Related parts for cx25870