kac-9638 ETC-unknow, kac-9638 Datasheet - Page 11

no-image

kac-9638

Manufacturer Part Number
kac-9638
Description
Kodak Kac-9638 Cmos Image Sensor
Manufacturer
ETC-unknow
Datasheet
IMAGE SENSOR SOLUTIONS
Functional Description
1.0
1.1
The KAC-9638 contains a CMOS active pixel array consisting of
1032 rows by 1288 columns. 24 columns of optically shielded
(black) pixels are provided to the right of the array as shown in
Figure 7.
At the beginning of a given integration time the on-board timing
and control circuit will reset every pixel in the array one row at a
time as shown in Figure 8. Note that all pixels in the same row
are simultaneously reset, but not all pixels in the array.
At the end of the integration time, the timing and control circuit
will address each row and simultaneously transfer the integrated
value of the pixel to a correlated double sampling circuit and
then to a shift register as shown in Figure 8.
Once the correlated double sampled signals have been loaded
into the shift register, the timing and control circuit will shift them
out one pixel at a time.
The analog pixel signal is then fed into an analog gain channel
as shown in figure 9. The gain channel can be digitally pro-
grammed allowing the signal level of pixel to be adjusted.
After gain adjustment the analog value of each pixel is con-
verted to a 10 bit digital data as shown in figure 9.
KAC-9638
Figure 8. CMOS APS Row and Column addressing scheme
www.kodak.com/go/imagers 585-722-4385
color (Bayer pattern) active pixels
Analog Data Out
Light Capture and Conversion
OVERVIEW
Figure 7. CMOS APS region of the KAC-9638
1288 columns, 1032 rows
10
11
12
13
14
15
0
1
2
3
4
5
6
7
8
9
a b c d e f g h i
CDS/Shift Register
24 columns
black pixels
j
k l m n o p q r
11
The black level together with the full analog signal path offset is
automatically compensated as shown in figure 9. This can be
manually overridden.
Finally the pixel data is framed and output on the digital video
bus as shown in figure 10.
1.2
The programming, control and status monitoring of the KAC-
9638 is achieved through a two wire I
device address pin is provided allowing two different device
addresses to be selected for the serial interface as shown in Fig-
ure 11.
Snapshot control and status pins are provided to facilitate single
frame capture (see Figure 12).
Figure 9. Analog Signal Conditioning & Conversion to
Figure 12. Snapshot & External Event Trigger Signals
Register Bank
Program and Control Interfaces
Figure 11. Control Interface to the KAC-9638.
Figure 10. Digital Pixel Processing.
MUX
+/-
Manual Offset
Generator
Register
Timing
Amp
I
2
Digital
C Compatible
Auto Black Level
Serial I/F
Compensation
Target & Rate
Registers
Email:imagers@kodak.com
2
C compatible serial bus. A
do[9:0]
pclk
hsync
vsync
10 Bit A/D
extsyn
snapshot
sda
sclk
sadr

Related parts for kac-9638