lxt971a Intel Corporation, lxt971a Datasheet - Page 22

no-image

lxt971a

Manufacturer Part Number
lxt971a
Description
3.3v Dual-speed Fast Ethernet Phy Transceiver
Manufacturer
Intel Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
lxt971a1CA4
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
lxt971a8EA4
Manufacturer:
Intel
Quantity:
28
Part Number:
lxt971aBC
Manufacturer:
CORTINA
Quantity:
41
Part Number:
lxt971aBE
Manufacturer:
INTEL
Quantity:
10
Part Number:
lxt971aLC
Manufacturer:
CORTINA
Quantity:
4 143
Part Number:
lxt971aLC
Manufacturer:
INTEL
Quantity:
399
Part Number:
lxt971aLC
Manufacturer:
INTEL
Quantity:
20 000
Part Number:
lxt971aLC A4
Manufacturer:
LEVELONE
Quantity:
20 000
Part Number:
lxt971aLC.A4
Manufacturer:
INTEL
Quantity:
20 000
Part Number:
lxt971aLCAC
Manufacturer:
INTEL
Quantity:
20 000
Part Number:
lxt971aLC_A4
Manufacturer:
INTEL
Quantity:
1 000
LXT971A 3.3V Dual-Speed Fast Ethernet Transceiver
3.2
3.2.1
3.2.1.1
3.2.1.2
22
Network Media / Protocol Support
The LXT971A supports both 10BASE-T and 100BASE-TX Ethernet over twisted-pair, or
100 Mbps Ethernet over fiber media (100BASE-FX).
10/100 Network Interface
The network interface port consists of five external pins (two differential signal pairs and a signal
detect pin). The I/O pins are shared between twisted-pair (TP) and fiber. Refer to
13
The LXT971A output drivers generate either 100BASE-TX, 10BASE-T, or 100BASE-FX output.
When not transmitting data, the LXT971A generates 802.3-compliant link pulses or idle code.
Input signals are decoded either as a 100BASE-TX, 100BASE-FX, or 10BASE-T input, depending
on the mode selected. Auto-negotiation/parallel detection or manual control is used to determine
the speed of this interface.
Twisted-Pair Interface
The LXT971A supports either 100BASE-TX or 10BASE-T connections over 100:Category
Unshielded Twisted Pair (UTP) cable. When operating at 100 Mbps, the LXT971A continuously
transmits and receives MLT3 symbols. When not transmitting data, the LXT971A generates
“IDLE” symbols.
During 10 Mbps operation, Manchester-encoded data is exchanged. When no data is being
exchanged, the line is left in an idle state. Link pulses are transmitted periodically to keep the link
up.
Only a transformer, RJ-45 connector, load resistor, and bypass capacitors are required to complete
this interface. On the transmit side, the LXT971A has an active internal termination and does not
require external termination resistors. Intel's patented waveshaping technology shapes the outgoing
signal to help reduce the need for external EMI filters. Four slew rate settings (refer to
page
receive side, the internal impedance is high enough that it has no practical effect on the external
termination circuit.
Fiber Interface
The LXT971A fiber port is designed to interface with common industry-standard fiber modules. It
incorporates a Low Voltage PECL interface that complies with the ANSI X3.166 standard for
seamless integration.
Fiber mode is selected through Register bit 16.0 by the following two methods:
1. Drive the SD input to a value greater than 600 mV during power-up and reset states (all
2. Configure Register bit 16.0 = 1 through the MDIO interface.
for specific pin assignments.
LVPECL signaling levels from a fiber transceiver are acceptable).
18) allow the designer to match the output waveform to the magnetic characteristics. On the
Rev. Date: August 7, 2002
Figure 3 on page
Document #: 249414
Revision #: 002
Table 4 on
Datasheet

Related parts for lxt971a