s908ab32ag0cfue Freescale Semiconductor, Inc, s908ab32ag0cfue Datasheet - Page 215

no-image

s908ab32ag0cfue

Manufacturer Part Number
s908ab32ag0cfue
Description
M68hc08 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
s908ab32ag0cfueR
Manufacturer:
FREESCALE
Quantity:
20 000
MC68HC908AB32
Freescale Semiconductor
Rev. 1.1
Figure 12-11. TIMB Channel 2 Status and Control Register (TBSC2)
Figure 12-12. TIMB Channel 3 Status and Control Register (TBSC3)
Address:
Address:
CHxF — Channel x Flag Bit
CHxIE — Channel x Interrupt Enable Bit
Reset:
Reset:
Read:
Read:
Write:
Write:
When channel x is an input capture channel, this read/write bit is set
when an active edge occurs on the channel x pin. When channel x is
an output compare channel, CHxF is set when the value in the TIMB
counter registers matches the value in the TIMB channel x registers.
When TIM CPU interrupt requests are enabled (CHxIE = 1), clear
CHxF by reading TIMB channel x status and control register with
CHxF set and then writing a logic zero to CHxF. If another interrupt
request occurs before the clearing sequence is complete, then writing
logic zero to CHxF has no effect. Therefore, an interrupt request
cannot be lost due to inadvertent clearing of CHxF.
Reset clears the CHxF bit. Writing a logic one to CHxF has no effect.
This read/write bit enables TIMB CPU interrupts on channel x.
Reset clears the CHxIE bit.
1 = Input capture or output compare on channel x
0 = No input capture or output compare on channel x
1 = Channel x CPU interrupt requests enabled
0 = Channel x CPU interrupt requests disabled
$0032
$0035
CH2F
CH3F
Bit 7
Bit 7
0
0
0
0
Timer Interface Module B (TIMB)
CH2IE
CH3IE
6
0
6
0
MS2B
5
0
5
0
0
MS2A
MS3A
4
0
4
0
ELS2B
ELS3B
3
0
3
0
Timer Interface Module B (TIMB)
ELS2A
ELS3A
2
0
2
0
TOV2
TOV3
1
0
1
0
Technical Data
CH2MAX
CH3MAX
Bit 0
Bit 0
0
0
215

Related parts for s908ab32ag0cfue