IDT72V295L15PF IDT, Integrated Device Technology Inc, IDT72V295L15PF Datasheet - Page 9

no-image

IDT72V295L15PF

Manufacturer Part Number
IDT72V295L15PF
Description
IC FIFO SUPERSYNCII 15NS 64-TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
72Vr
Datasheet

Specifications of IDT72V295L15PF

Function
Synchronous
Memory Size
2.3K (64 x 36)
Access Time
15ns
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
64-TQFP, 64-VQFP
Configuration
Dual
Density
2.25Mb
Access Time (max)
10ns
Word Size
18b
Organization
128Kx18
Sync/async
Synchronous
Expandable
Yes
Bus Direction
Uni-Directional
Package Type
TQFP
Clock Freq (max)
66.7MHz
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Supply Current
60mA
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
64
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Data Rate
-
Lead Free Status / RoHS Status
Not Compliant, Contains lead / RoHS non-compliant
Other names
72V295L15PF

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT72V295L15PF
Manufacturer:
IDT
Quantity:
1 831
Part Number:
IDT72V295L15PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V295L15PF8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V295L15PFI
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V295L15PFI8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
17
17
IDT72V295/72V2105 3.3V HIGH DENSITY CMOS
SUPERSYNC FIFO
17
17
16
16
15
15
IDT72V295 (131,072 x 18-BIT)
EMPTY OFFSET (LSB) REGISTER
03FFH if LD is HIGH at Master Reset
007FH if LD is LOW at Master Reset,
NOTES:
1. The programming method can only be selected at Master Reset.
2. Parallel reading of the offset registers is always permitted regardless of which programming method has been selected.
3. The programming sequence applies to both IDT Standard and FWFT modes.
03FFH if LD is HIGH at Master Reset
007FH if LD is LOW at Master Reset,
FULL OFFSET (LSB) REGISTER
TM
LD
0
0
0
X
1
1
1
131,072 x 18, 262,144 x 18
DEFAULT VALUE
DEFAULT VALUE
WEN
X
0
1
1
1
0
1
REN
X
1
0
1
1
0
1
Figure 4. Programmable Flag Offset Programming Sequence
Figure 3. Offset Register Location and Default Values
SEN
1
1
1
1
X
X
X
1
0
(MSB) REGISTER
(MSB) REGISTER
EMPTY OFFSET
FULL OFFSET
DEFAULT
DEFAULT
0
0H
0
0H
WCLK
X
X
X
X
0
0
RCLK
9
X
X
X
X
X
17
17
17
17
Parallel read from registers:
Empty Offset (LSB)
Empty Offset (MSB)
Full Offset (LSB)
Full Offset (MSB)
Serial shift into registers:
34 bits for the 72V295
36 bits for the 72V2105
1 bit for each rising WCLK edge
Starting with Empty Offset (LSB)
Ending with Full Offset (MSB)
Read Memory
Parallel write to registers:
Empty Offset (LSB)
Empty Offset (MSB)
Full Offset (LSB)
Full Offset (MSB)
No Operation
Write Memory
No Operation
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
16
16
15
15
IDT72V2105 (262,144 x 18-BIT)
IDT72V295
IDT72V2105
03FFH if LD is HIGH at Master Reset
03FFH if LD is HIGH at Master Reset
007FH if LD is LOW at Master Reset,
EMPTY OFFSET (LSB) REGISTER
007FH if LD is LOW at Master Reset,
FULL OFFSET (LSB) REGISTER
DEFAULT VALUE
DEFAULT VALUE
4668 drw 07
2 1
2 1
(MSB) REGISTER
(MSB) REGISTER
EMPTY OFFSET
FULL OFFSET
DEFAULT
DEFAULT
0H
0H
4668 drw 06
0
0
0
0

Related parts for IDT72V295L15PF