IDT72V295L15PF IDT, Integrated Device Technology Inc, IDT72V295L15PF Datasheet - Page 17

no-image

IDT72V295L15PF

Manufacturer Part Number
IDT72V295L15PF
Description
IC FIFO SUPERSYNCII 15NS 64-TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
72Vr
Datasheet

Specifications of IDT72V295L15PF

Function
Synchronous
Memory Size
2.3K (64 x 36)
Access Time
15ns
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
64-TQFP, 64-VQFP
Configuration
Dual
Density
2.25Mb
Access Time (max)
10ns
Word Size
18b
Organization
128Kx18
Sync/async
Synchronous
Expandable
Yes
Bus Direction
Uni-Directional
Package Type
TQFP
Clock Freq (max)
66.7MHz
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Supply Current
60mA
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
64
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Data Rate
-
Lead Free Status / RoHS Status
Not Compliant, Contains lead / RoHS non-compliant
Other names
72V295L15PF

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT72V295L15PF
Manufacturer:
IDT
Quantity:
1 831
Part Number:
IDT72V295L15PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V295L15PF8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V295L15PFI
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V295L15PFI8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
NOTES:
1. t
2. LD = HIGH.
3. First word latency: t
NOTES:
1. t
2. LD = HIGH, OE = LOW, EF = HIGH.
Q
IDT72V295/72V2105 3.3V HIGH DENSITY CMOS
SUPERSYNC FIFO
D
D
Q
WCLK
RCLK
0
0
of WCLK and the rising edge of RCLK is less than t
edge of the RCLK and the rising edge of the WCLK is less than t
WEN
SKEW1
WCLK
SKEW1
REN
0
0
RCLK
- Q
- D
WEN
OE
REN
EF
- D
- Q
FF
n
n
n
n
is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that EF will go HIGH (after one RCLK cycle plus t
is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that FF will go high (after one WCLK cycle pus t
t
ENS
DATA IN OUTPUT REGISTER
t
ENS
SKEW1
t
TM
SKEW1
t
t
OLZ
ENH
131,072 x 18, 262,144 x 18
+ 1*T
t
REF
Figure 8. Read Cycle, Empty Flag and First Data Word Latency Timing (IDT Standard Mode)
t
A
t
OE
(1)
RCLK
t
+ t
SKEW1
t
t
ENS
ENH
REF
t
DS
t
A
D
.
(1)
0
1
NO WRITE
Figure 7. Write Cycle and Full Flag Timing (IDT Standard Mode)
NO OPERATION
t
t
DHS
ENH
SKEW1
LAST WORD
1
, then EF deassertion may be delayed one extra RCLK cycle.
2
SKEW1
t
WFF
, then the FF deassertion may be delayed one extra WCLK cycle.
t
t
OHZ
t
t
DS
t
DS
ENS
CLKH
D
D
1
NO OPERATION
X
t
WFF
t
ENH
t
DH
17
DATA READ
t
t
DH
CLK
2
t
CLKL
t
CLKH
t
t
REF
ENS
t
OLZ
t
SKEW1
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
t
CLK
(1)
t
CLKL
t
ENS
t
ENH
LAST WORD
t
A
1
NO WRITE
t
ENH
t
A
WFF
REF
2
). If the time between the rising edge
). If the time between the rising
NEXT DATA READ
t
ENS
t
WFF
t
DS
D
0
D
X
+1
t
REF
t
t
ENH
A
4668 drw 10
t
4668 drw 11
DH
t
WFF
D
1

Related parts for IDT72V295L15PF