LM3S6110 Luminary Micro, Inc, LM3S6110 Datasheet - Page 12

no-image

LM3S6110

Manufacturer Part Number
LM3S6110
Description
Lm3s6110 Arm Microcontroller
Manufacturer
Luminary Micro, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LM3S6110-EQC25-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S6110-EQC25-A2T
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S6110-IBZ25-A2
Manufacturer:
NS
Quantity:
692
Part Number:
LM3S6110-IBZ25-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S6110-IBZ25-A2T
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S6110-IGC25-A2
Manufacturer:
TI
Quantity:
84
Part Number:
LM3S6110-IQC25-A2
Manufacturer:
Texas Instruments
Quantity:
135
Part Number:
LM3S6110-IQC25-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
Table of Contents
List of Registers
System Control .............................................................................................................................. 56
Register 1:
Register 2:
Register 3:
Register 4:
Register 5:
Register 6:
Register 7:
Register 8:
Register 9:
Register 10:
Register 11:
Register 12:
Register 13:
Register 14:
Register 15:
Register 16:
Register 17:
Register 18:
Register 19:
Register 20:
Register 21:
Register 22:
Register 23:
Register 24:
Register 25:
Register 26:
Register 27:
Register 28:
Register 29:
Internal Memory ........................................................................................................................... 114
Register 1:
Register 2:
Register 3:
Register 4:
Register 5:
Register 6:
Register 7:
Register 8:
Register 9:
Register 10:
Register 11:
Register 12:
Register 13:
Register 14:
12
Device Identification 0 (DID0), offset 0x000 ....................................................................... 67
Brown-Out Reset Control (PBORCTL), offset 0x030 .......................................................... 69
LDO Power Control (LDOPCTL), offset 0x034 ................................................................... 70
Raw Interrupt Status (RIS), offset 0x050 ........................................................................... 71
Interrupt Mask Control (IMC), offset 0x054 ........................................................................ 72
Masked Interrupt Status and Clear (MISC), offset 0x058 .................................................... 73
Reset Cause (RESC), offset 0x05C .................................................................................. 74
Run-Mode Clock Configuration (RCC), offset 0x060 .......................................................... 75
XTAL to PLL Translation (PLLCFG), offset 0x064 .............................................................. 79
Run-Mode Clock Configuration 2 (RCC2), offset 0x070 ...................................................... 80
Deep Sleep Clock Configuration (DSLPCLKCFG), offset 0x144 .......................................... 82
Device Identification 1 (DID1), offset 0x004 ....................................................................... 83
Device Capabilities 0 (DC0), offset 0x008 ......................................................................... 85
Device Capabilities 1 (DC1), offset 0x010 ......................................................................... 86
Device Capabilities 2 (DC2), offset 0x014 ......................................................................... 88
Device Capabilities 3 (DC3), offset 0x018 ......................................................................... 90
Device Capabilities 4 (DC4), offset 0x01C ......................................................................... 92
Run Mode Clock Gating Control Register 0 (RCGC0), offset 0x100 .................................... 94
Sleep Mode Clock Gating Control Register 0 (SCGC0), offset 0x110 .................................. 95
Deep Sleep Mode Clock Gating Control Register 0 (DCGC0), offset 0x120 ......................... 96
Run Mode Clock Gating Control Register 1 (RCGC1), offset 0x104 .................................... 97
Sleep Mode Clock Gating Control Register 1 (SCGC1), offset 0x114 .................................. 99
Deep Sleep Mode Clock Gating Control Register 1 (DCGC1), offset 0x124 ....................... 101
Run Mode Clock Gating Control Register 2 (RCGC2), offset 0x108 ................................... 103
Sleep Mode Clock Gating Control Register 2 (SCGC2), offset 0x118 ................................. 105
Deep Sleep Mode Clock Gating Control Register 2 (DCGC2), offset 0x128 ....................... 107
Software Reset Control 0 (SRCR0), offset 0x040 ............................................................. 109
Software Reset Control 1 (SRCR1), offset 0x044 ............................................................. 110
Software Reset Control 2 (SRCR2), offset 0x048 ............................................................. 112
Flash Memory Address (FMA), offset 0x000 .................................................................... 119
Flash Memory Data (FMD), offset 0x004 ......................................................................... 120
Flash Memory Control (FMC), offset 0x008 ..................................................................... 121
Flash Controller Raw Interrupt Status (FCRIS), offset 0x00C ............................................ 123
Flash Controller Interrupt Mask (FCIM), offset 0x010 ........................................................ 124
Flash Controller Masked Interrupt Status and Clear (FCMISC), offset 0x014 ..................... 125
USec Reload (USECRL), offset 0x140 ............................................................................ 126
Flash Memory Protection Read Enable 0 (FMPRE0), offset 0x130 and 0x200 ................... 127
Flash Memory Protection Program Enable 0 (FMPPE0), offset 0x134 and 0x400 ............... 128
User Debug (USER_DBG), offset 0x1D0 ......................................................................... 129
User Register 0 (USER_REG0), offset 0x1E0 .................................................................. 130
User Register 1 (USER_REG1), offset 0x1E4 .................................................................. 131
Flash Memory Protection Read Enable 1 (FMPRE1), offset 0x204 .................................... 132
Flash Memory Protection Read Enable 2 (FMPRE2), offset 0x208 .................................... 133
Preliminary
July 25, 2008

Related parts for LM3S6110