IDT82V3380A Integrated Device Technology, IDT82V3380A Datasheet - Page 63

no-image

IDT82V3380A

Manufacturer Part Number
IDT82V3380A
Description
Synchronous Ethernet Idt Wan Plltm Idt82v3380a
Manufacturer
Integrated Device Technology
Datasheet
Table 46: Register List and Map (Continued)
Programming Information
IDT82V3380A
Address
(Hex)
0B
7E
0C
0D
0E
1A
1B
1C
1D
1E
13
7F
0F
10
12
14
15
16
17
18
19
11
MON_SW_PBO_CNFG - Frequency
Monitor, Input Clock Selection & PBO
Control
MS_SL_CTRL_CNFG - Master Slave
Control
PROTECTION_CNFG - Register Pro-
tection Mode Configuration
MPU_SEL_CNFG - Microprocessor
Interface Mode Configuration
INTERRUPT_CNFG - Interrupt Con-
figuration
INTERRUPTS1_STS - Interrupt Status
1
INTERRUPTS2_STS - Interrupt Status
2
INTERRUPTS3_STS - Interrupt Status
3
INTERRUPTS1_ENABLE_CNFG
Interrupt Control 1
INTERRUPTS2_ENABLE_CNFG
Interrupt Control 2
INTERRUPTS3_ENABLE_CNFG
Interrupt Control 3
IN1_CNFG - Input Clock 1 Configura-
tion
IN2_CNFG - Input Clock 2 Configura-
tion
IN3_CNFG - Input Clock 3 Configura-
tion
IN4_CNFG - Input Clock 4 Configura-
tion
IN5_IN6_HF_DIV_CNFG - Input Clock
5 & 6 High Frequency Divider Configu-
ration
IN5_CNFG - Input Clock 5 Configura-
tion
IN6_CNFG - Input Clock 6 Configura-
tion
IN7_CNFG - Input Clock 7 Configura-
tion
IN8_CNFG - Input Clock 8 Configura-
tion
IN9_CNFG - Input Clock 9 Configura-
tion
IN10_CNFG - Input Clock 10 Configu-
ration
Register Name
-
-
-
ATING_MO
ATING_MO
FREQ_MO
DIRECT_D
DIRECT_D
DIRECT_D
DIRECT_D
DIRECT_D
DIRECT_D
DIRECT_D
DIRECT_D
T0_OPER
EX_SYNC
T0_OPER
EX_SYNC
Input Clock Frequency & Priority Configuration Registers
_ALARM
_ALARM
N_CLK
Bit 7
DE
DE
IV
IV
IV
IV
IV
IV
IV
IV
-
-
-
-
-
IN6_DIV[1:0]
400HZ_SE
400HZ_SE
T0_MAIN_
T0_MAIN_
G_TO_TD
REF_FAIL
REF_FAIL
LOCK_8K
LOCK_8K
LOCK_8K
LOCK_8K
LOCK_8K
LOCK_8K
LOCK_8K
LOCK_8K
LOS_FLA
T4_STS
T4_STS
Bit 6
ED
ED
O
L
L
-
-
-
Interrupt Registers
ULTR_FAS
T_SW
BUCKET_SEL[1:0]
BUCKET_SEL[1:0]
BUCKET_SEL[1:0]
BUCKET_SEL[1:0]
BUCKET_SEL[1:0]
BUCKET_SEL[1:0]
BUCKET_SEL[1:0]
BUCKET_SEL[1:0]
BUCKET_SEL[1:0]
BUCKET_SEL[1:0]
Bit 5
63
-
-
-
-
-
-
PROTECTION_DATA[7:0]
INPUT_TO
INPUT_TO
EXT_SW
Bit 4
_T4
_T4
-
-
-
-
IN[8:1]
IN[8:1]
PBO_FRE
AMI2_VIO
AMI2_VIO
Bit 3
Z
L
L
-
-
-
-
IN[14:9]
IN[14:9]
SYNCHRONOUS ETHERNET WAN PLL™
AMI2_LOS
AMI2_LOS
PBO_EN
Bit 2
IN_FREQ[3:0]
IN_FREQ[3:0]
IN_FREQ[3:0]
IN_FREQ[3:0]
IN_FREQ[3:0]
IN_FREQ[3:0]
IN_FREQ[3:0]
IN_FREQ[3:0]
IN_FREQ[3:0]
IN_FREQ[3:0]
-
-
-
MPU_SEL_CNFG[2:0]
AMI1_VIO
AMI1_VIO
HZ_EN
Bit 1
L
L
-
-
IN5_DIV[1:0]
September 30, 2010
FREQ_MO
AMI1_LOS
AMI1_LOS
N_HARD_
MS_SL_C
INT_POL
Bit 0
TRL
EN
Reference
Page
P 74
P 75
P 75
P 76
P 77
P 77
P 78
P 79
P 80
P 80
P 81
P 82
P 82
P 83
P 84
P 85
P 86
P 87
P 88
P 89
P 90
P 91

Related parts for IDT82V3380A