ADT7473 Analog Devices, Inc., ADT7473 Datasheet - Page 31

no-image

ADT7473

Manufacturer Part Number
ADT7473
Description
Dbcool Remote Thermal Monitor And Fan Controller
Manufacturer
Analog Devices, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADT7473ADI
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADT7473ARQH-1R7
Manufacturer:
ST
0
Part Number:
ADT7473ARQZ
Manufacturer:
ADI
Quantity:
297
Part Number:
ADT7473ARQZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADT7473ARQZ-1R7
Manufacturer:
ON Semiconductor
Quantity:
500
Part Number:
ADT7473ARQZ-1R7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Company:
Part Number:
ADT7473ARQZ-1R7
Quantity:
685
Part Number:
ADT7473ARQZ-1RL
Manufacturer:
ON Semiconductor
Quantity:
1 750
Part Number:
ADT7473ARQZ-1RL
Manufacturer:
ON/安森美
Quantity:
20 000
Company:
Part Number:
ADT7473ARQZ-1RL
Quantity:
300
Part Number:
ADT7473ARQZ-REEL
Manufacturer:
ON/安森美
Quantity:
20 000
By reading the PWMx current duty cycle registers, the user ca
keep track of the current duty cycle on each PWM output, even
when the fans are running in automatic fan speed control mode
or acoustic enhancement mode. See the Programming the
Automatic Fan Speed Control Loop section for details.
FAN PRESENCE DETECT
This feature can be used to determine if a 4-wire fan is dir
connected to a PWM output. This feature does not work for
3
to a PWM output, the following steps must be performed in this
order:
1.
2.
3.
4.
5.
As the detection time only takes 5 ms, programming the PWM
outputs to 100% and then back to their normal speed is not
noticeable in most cases.
Description of How Fan Presence Detect Works
Typical 4-wire fans have an internal pull up to 4.75 V ± 10%,
which typically sources 5 mA. While the detection cycle is on,
an internal current sink is turned on, sinking current from the
fan’s internal pull-up. By driving some of the current from the
fan’s internal pull-up (~100 µA) the logic buffer switches to a
defined logic state. If this state is high, a fan is present; if it is
low, no fan is present.
The PWM input voltage should be clamped to 3.3 V. This
ensures the PWM output is not pulled to a voltage higher than
the maximum allowable voltage on that pin (3.6 V).
SLEEP STATES
The ADT7473 has been specifically designed to operate from a
3.3 V STBY supply. In computers that support S3 and S5 states,
the core voltage of the processor is lowered in these states. If
using the dynamic T
processor changes the CPU temperature and the dynamics of
the system under dynamic T
monitoring THERM
during these states.
-wire fans. To detect whether a 4-wire fan is connected directly
Drive the appropriate PWM outputs to 100% duty cycle.
Set Bit 0 of Configuration Register 2 (0x73).
Wait 5 ms.
Program the fans to run at a different speed if necessary.
Read the state of Bits [3:1] of Configuration
Register 2 (0x73). The state of these bits reflects whether a
4-wire fan is directly connected to the PWM output.
MIN
, the THERM timer should be disabled
mode, lowering the core voltage of the
MIN
control. Likewise, when
ectly
Rev. A | Page 31 of 76
n
Dynamic T
Bit [1] VCCPLO = 1
When the V
following occurs:
1.
2.
3.
4.
5.
Once the core voltage, V
everything is re-enabled, and the system resumes normal
operation.
XNOR TREE TEST MODE
The ADT7473 includes an XNOR tree test mode. This mode is
useful for in-circuit test equipment at board-level testing. By
applying stimulus to the pins included in the XNOR tree, it is
possible to detect opens or shorts on the system board.
Figure 42 shows the signals that are exercised in the XNOR tree
test mode. The XNOR tree test is invoked by setting Bit 0
(XEN) of the XNOR tree test enable register (0x6F).
POWER-ON DEFAULT
When the ADT7473 is powered up, it polls the V
If V
powered up), the ADT7473 assumes the functionality of the
default registers after the ADT7473 is addressed via any valid
SMBus transaction.
CCP
Status Bit 1 (V
SMBALERT
THERM
should hold its value prior to the S3 or S5 state.
Dynamic T
being adjusted due to an S3 or S5 state.
The ADT7473 is prevented from entering the shutdown
state.
stays below 0.75 V (the system CPU power rail is not
MIN
CCP
monitoring is disabled. The THERM timer
Control Register 1 (0X36)
voltage drops below the V
MIN
is generated, if
TACH1
TACH2
TACH3
TACH4
CCP
PWM2
PWM3
control is disabled. This prevents T
Figure 42. XNOR Tree Test
) in Status Register 1
CCP
, goes above the V
ena
PWM1/XTO
bled.
CCP
is set.
low limit, the
CCP
low limit,
CCP
ADT7473
input.
MIN
from

Related parts for ADT7473