71M6533G Maxim, 71M6533G Datasheet - Page 99

no-image

71M6533G

Manufacturer Part Number
71M6533G
Description
The Teridian™ 71M6533 and 71M6534 are third-generation polyphase metering systems-on-chips (SoCs) with a 10MHz 8051-compatible MPU core, low-power RTC, flash, and LCD driver
Manufacturer
Maxim
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
71M6533G-IGTR/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
The FREQSEL1 and FREQSEL0 bits select the phase used to control the CE-internal PLL. CE accuracy
depends on the channel selected by the FREQSEL1 and FREQSEL0 bits receiving a clean voltage signal.
The EXT_TEMP bit enables temperature compensation mode:
Rev 2
CECONFIG
[15:8]
When EXT_TEMP = 0 (internal compensation), the CE will control the gain using GAIN_ADJ (see
Table
reference / calibration temperature TEMP_NOM. Since PPMC and PPMC2 reflect the typical behavior
of the reference voltage over temperature, the internal temperature compensation eliminates the effects
of temperature-related errors of VREF only.
When EXT_TEMP = 1 (external compensation), the MPU is allowed to control the CE gain using
GAIN_ADJ, based on any algorithm implemented in MPU code.
[bit]
[20]
[19]
[18]
[17]
[16]
[7]
[6]
[5]
[4]
[3]
[2]
The 71M6533 Demo Code creep function halts both internal and external pulse generation.
59) based on PPMC, PPMC2 and TEMP_X, the difference between die temperature and the
SAG_MASK2
SAG_MASK1
SAG_MASK0
EXT_PULSE
EXT_TEMP
FREQSEL1
FREQSEL0
IC_SHUNT
IB_SHUNT
IA_SHUNT
SAG_CNT
SAG_INT
Name
Default
(0x50)
Table 58: CECONFIG Bit Definitions
80
0
0
0
0
0
0
0
1
0
0
0
Description
When 1, enables sag interrupt based on phase C.
When 1, enables sag interrupt based on phase B.
When 1, enables sag interrupt based on phase A.
If more than one sag mask is set, a sag interrupt will only be
generated when all phases enabled for the interrupt sag.
When 1, enables the sag interrupt to be output on the
YPULSE/DIO9 pin (see Section 1.5.7).
When set, enables the control of GAIN_ADJ by the MPU.
When 0, enables the control of GAIN_ADJ by the CE.
The number of consecutive voltage samples below SAG_THR
before a sag alarm is declared. The maximum value is 255.
SAG_THR is at address 0x24.
The combination of FREQSEL1 and FEQSEL0 selects the phase
to be used for the frequency monitor, the phase-to-phase lag
calculation,the zero crossing counter (MAINEDGE_X), and the
F0 bit (CESTATUS[28]).
When zero, causes the pulse generators to respond to internal
data (WPULSE = WSUM_X, RPULSE = VARSUM_X).
Otherwise, the generators respond to values the MPU places
in APULSEW and APULSER.
When 1, the current gain of channel C is increased by 8. The
gain factor controlled by In_SHUNT is referred to as In_8
throughout this document.
When 1, the current gain of channel B is increased by 8.
When 1, the current gain of channel A is increased by 8.
FREQ
SEL1
0
0
1
1
FREQ
SEL0
0
1
0
1
Selected
Phase
A
B
C
PH_A to B_X
Phases Used for Voltage
Not allowed
Phase Lag Calculation
B-C
C-A
A-B
PH_A to C_X
A-C
B-A
C-B
99

Related parts for 71M6533G