AT32UC3C1128C Atmel Corporation, AT32UC3C1128C Datasheet - Page 318

no-image

AT32UC3C1128C

Manufacturer Part Number
AT32UC3C1128C
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of AT32UC3C1128C

Flash (kbytes)
128 Kbytes
Pin Count
100
Max. Operating Frequency
66 MHz
Cpu
32-bit AVR
Hardware Qtouch Acquisition
No
Max I/o Pins
81
Ext Interrupts
100
Usb Transceiver
1
Quadrature Decoder Channels
2
Usb Speed
Full Speed
Usb Interface
Device + OTG
Spi
7
Twi (i2c)
3
Uart
5
Can
2
Lin
5
Ssc
1
Ethernet
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
4
Resistive Touch Screen
No
Dac Channels
4
Dac Resolution (bits)
12
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
36
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0 to 3.6 or 4.5 to 5.5
Operating Voltage (vcc)
3.0 to 3.6 or 4.5 to 5.5
Fpu
Yes
Mpu / Mmu
Yes / No
Timers
6
Output Compare Channels
22
Input Capture Channels
12
Pwm Channels
19
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3C1128C-AUR
Manufacturer:
ATMEL
Quantity:
870
Part Number:
AT32UC3C1128C-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C1128C-AUT
Manufacturer:
Atmel
Quantity:
10 000
18.6.4.5
32117C–AVR-08/11
Write mode
•Null delay setup and hold
•Null pulse
•Write is controlled by NWE (MODE.WRITEMODE = 1)
If null setup parameters are programmed for NWE and/or NCS, NWE and/or NCS remain active
continuously in case of consecutive write cycles in the same memory (see
318). However, for devices that perform write operations on the rising edge of NWE or NCS,
such as SRAM, either a setup or a hold must be programmed.
Figure 18-12. Null Setup and Hold Values of NCS and NWE in Write Cycle
Programming null pulse is not permitted. Pulse must be at least written to one. A null value leads
to unpredictable behavior.
The Write Mode bit in the MODE register (MODE.WRITEMODE) of the corresponding chip
select indicates which signal controls the write operation.
Figure 18-13 on page 319
equal to one. The data is put on the bus during the pulse and hold steps of the NWE signal. The
internal data buffers are turned out after the NWESETUP time, and until the end of the write
cycle, regardless of the programmed waveform on NCS.
NBS0, NBS1,
A[AD_MSB:2]
NWE0, NWE1
A0, A1
CLK_SMC
NWE,
NCS
D[15:0]
NCSWRSETUP
NWECYCLE
NWESETUP
shows the waveforms of a write operation with MODE.WRITEMODE
NWEPULSE
NCSWRPULSE
NWECYCLE
NCSWRPULSE
NWECYCLE
NWEPULSE
Figure 18-12 on page
AT32UC3C
318

Related parts for AT32UC3C1128C