AT32UC3B064 Atmel Corporation, AT32UC3B064 Datasheet - Page 272

no-image

AT32UC3B064

Manufacturer Part Number
AT32UC3B064
Description
Manufacturer
Atmel Corporation

Specifications of AT32UC3B064

Flash (kbytes)
64 Kbytes
Pin Count
64
Max. Operating Frequency
60 MHz
Cpu
32-bit AVR
# Of Touch Channels
32
Hardware Qtouch Acquisition
No
Max I/o Pins
44
Ext Interrupts
44
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device + OTG
Spi
4
Twi (i2c)
1
Uart
3
Ssc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
384
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
16
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0-3.6 or (1.65-1.95+3.0-3.6)
Operating Voltage (vcc)
3.0-3.6 or (1.65-1.95+3.0-3.6)
Fpu
No
Mpu / Mmu
Yes / No
Timers
10
Output Compare Channels
16
Input Capture Channels
6
Pwm Channels
13
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3B064-A2UR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3B064-A2UT
Manufacturer:
Atmel
Quantity:
10 000
20.7.8
20.7.9
32059L–AVR32–01/2012
Loop Mode
Interrupt
Figure 20-15. Receive Frame Format in Continuous Mode
Note:
The receiver can be programmed to receive transmissions from the transmitter. This is done by
writing a one to the Loop Mode bit in RFMR register (RFMR.LOOP). In this case, RX_DATA is
connected to TX_DATA, RX_FRAME_SYNC is connected to TX_FRAME_SYNC and
RX_CLOCK is connected to TX_CLOCK.
Most bits in the SR register have a corresponding bit in interrupt management registers.
The SSC can be programmed to generate an interrupt when it detects an event. The interrupt is
controlled by writing to the Interrupt Enable Register (IER) and Interrupt Disable Register (IDR).
These registers enable and disable, respectively, the corresponding interrupt by setting and
clearing the corresponding bit in the Interrupt Mask Register (IMR), which controls the genera-
tion of interrupts by asserting the SSC interrupt line connected to the interrupt controller.
Figure 20-16. Interrupt Block Diagram
STTDLY is written to zero.
T ra n s m itte r
R e c e iv e r
T X E M P T Y
R X S Y N C
T X S Y N C
O V R U N
T X R D Y
R X R D Y
RX_DATA
Start = Enable Receiver
DATLEN
To RHR
Data
IE R
S e t
In te rru p t
C o n tro l
IM R
DATLEN
To RHR
Data
C le a r
ID R
S S C In te rru p t
272

Related parts for AT32UC3B064