LM49101TM/NOPB National Semiconductor, LM49101TM/NOPB Datasheet - Page 16

IC AUDIO SUBSYSTM 1.3W AB 25USMD

LM49101TM/NOPB

Manufacturer Part Number
LM49101TM/NOPB
Description
IC AUDIO SUBSYSTM 1.3W AB 25USMD
Manufacturer
National Semiconductor
Series
Boomer®, PowerWise®r
Type
Class ABr
Datasheet

Specifications of LM49101TM/NOPB

Output Type
1-Channel (Mono) with Stereo Headphones
Max Output Power X Channels @ Load
1.3W x 1 @ 8 Ohm; 45mW x 2 @ 32 Ohm
Voltage - Supply
2.7 V ~ 5.5 V
Features
Depop, Differential Inputs, I²C, Shutdown, Thermal Protection, Volume Control
Mounting Type
Surface Mount
Package / Case
25-MicroSMD
Operational Class
Class-AB
Audio Amplifier Output Configuration
1-Channel Mono/2-Channel Stereo
Audio Amplifier Function
Headphone/Speaker
Single Supply Voltage (typ)
Not RequiredV
Dual Supply Voltage (typ)
3/5V
Power Supply Requirement
Triple
Rail/rail I/o Type
No
Power Supply Rejection Ratio
90dB
Single Supply Voltage (min)
Not RequiredV
Single Supply Voltage (max)
Not RequiredV
Dual Supply Voltage (min)
1.7/1.8/2.7V
Dual Supply Voltage (max)
2.9/5.5V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
25
Package Type
uSMD
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
LM49101TMTR
www.national.com
Application Information
I
The LM49101 is controlled through an I
interface that consists of a serial data line (SDA) and a serial
clock (SCL). The clock line is uni-directional. The data line is
bi-directional (open drain). The LM49101 and the master can
communicate at clock rates up to 400kHz. Figure 2 shows the
I
stable during the HIGH period of SCL. The LM49101 is a
transmit/receive slave-only device, reliant upon the master to
generate the SCL signal. Each transmission sequence is
framed by a START condition and a STOP condition (Figure
3). Each data word, device address and data, transmitted
over the bus is 8 bits long and is always followed by an ac-
knowledge pulse (Figure 4). The LM49101 device address is
11111000.
I
The LM49101's I
I
age level set by the I
to that of the main power supply pin V
whenever logic levels for the I
microcontroller or microprocessor that is operating at a lower
supply voltage than the V
2
2
2
2
C COMPATIBLE INTERFACE
C interface timing diagram. Data on the SDA line must be
C INTERFACE POWER SUPPLY PIN (I
CV
DD
pin. The LM49101's I
2
C interface is powered up through the
2
CV
DD
DD
pin which can be set independent
LS voltage.
2
C interface operates at a volt-
2
C interface are dictated by a
2
C compatible serial
DD
2
CV
LS. This is ideal
FIGURE 3. Start and Stop Diagram
DD
FIGURE 2. I
)
2
C Timing Diagram
16
I
The I
the transition of SDA from HIGH to LOW while SCL is HIGH,
is generated, alerting all devices on the bus that a device ad-
dress is being written to the bus.
The 7-bit device address is written to the bus, most significant
bit (MSB) first, followed by the R/W bit. R/W = 0 indicates the
master is writing to the slave device, R/W = 1 indicates the
master wants to read data from the slave device. Set R/W =
0; the LM49101 is a WRITE-ONLY device and will not re-
spond to the R/W = 1. The data is latched in on the rising edge
of the clock. Each address bit must be stable while SCL is
HIGH. After the last address bit is transmitted, the master de-
vice releases SDA, during which time, an acknowledge clock
pulse is generated by the slave device. If the LM49101 re-
ceives the correct address, the device pulls the SDA line low,
generating an acknowledge bit (ACK).
Once the master device registers the ACK bit, the 8-bit reg-
ister data word is sent. Each data bit should be stable while
SCL is HIGH. After the 8-bit register data word is sent, the
LM49101 sends another ACK bit. Following the acknowl-
edgement of the register data word, the master issues a
STOP bit, allowing SDA to go high while SCL is high.
2
C BUS FORMAT
2
C bus format is shown in Figure 4. The START signal,
300862s1
300862s0

Related parts for LM49101TM/NOPB