A3P125-QNG132 MICROSEMI, A3P125-QNG132 Datasheet - Page 79

no-image

A3P125-QNG132

Manufacturer Part Number
A3P125-QNG132
Description
Manufacturer
MICROSEMI
Datasheet

Specifications of A3P125-QNG132

Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A3P125-QNG132
Manufacturer:
ACT
Quantity:
343
Part Number:
A3P125-QNG132I
Manufacturer:
ACT
Quantity:
265
Part Number:
A3P125-QNG132I
Manufacturer:
MICROSEMI/美高森美
Quantity:
20 000
Data_F
Data_R
Figure 2-23 • Output DDR Timing Diagram
Table 2-102 • Output DDR Propagation Delays
CLK
CLR
Out
Parameter
t
t
t
t
t
t
t
t
t
t
t
F
Note:
DDROCLKQ
DDROSUD1
DDROSUD2
DDROHD1
DDROHD2
DDROCLR2Q
DDROREMCLR
DDRORECCLR
DDROWCLR1
DDROCKMPWH
DDROCKMPWL
DDOMAX
For specific junction temperature and voltage supply levels, refer to
6
t
Timing Characteristics
DDROCLR2Q
Commercial-Case Conditions: T
1
Clock-to-Out of DDR for Output DDR
Data_F Data Setup for Output DDR
Data_R Data Setup for Output DDR
Data_F Data Hold for Output DDR
Data_R Data Hold for Output DDR
Asynchronous Clear-to-Out for Output DDR
Asynchronous Clear Removal Time for Output DDR
Asynchronous Clear Recovery Time for Output DDR
Asynchronous Clear Minimum Pulse Width for Output DDR
Clock Minimum Pulse Width High for the Output DDR
Clock Minimum Pulse Width Low for the Output DDR
Maximum Frequency for the Output DDR
t
DDROREMCLR
t
DDROREMCLR
7
2
t
t
DDROCLKQ
DDROHD1
7
t
DDROSUD2
J
= 135°C, Worst-Case VCC = 1.425 V
8
Description
3
2
R e v i s i o n 1
t
DDROHD2
8
Table 2-5 on page 2-5
4
9
3
Automotive ProASIC3 Flash Family FPGAs
t
DDRORECCLR
9
10
0.85
0.46
0.46
0.00
0.00
0.97
0.00
0.27
0.25
0.41
0.37
TBD
4
for derating values.
–1
5
1.00
0.54
0.54
0.00
0.00
1.15
0.00
0.32
0.30
0.48
0.43
TBD
Std.
10
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
11
2- 67

Related parts for A3P125-QNG132