STA2065N STMicroelectronics, STA2065N Datasheet - Page 9

no-image

STA2065N

Manufacturer Part Number
STA2065N
Description
IC APPL PROCESSOR 472TFBGA
Manufacturer
STMicroelectronics
Series
-r
Datasheet

Specifications of STA2065N

Applications
GPS
Core Processor
ARM11
Program Memory Type
-
Controller Series
Cartesio™
Ram Size
8K x 32
Interface
AC97, CAN, I²C, MSP, MMC/SD, SPDIF, SSP, UART, USB
Number Of I /o
160
Voltage - Supply
1.8 V ~ 3.3 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
*
Package / Case
*
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
497-11637

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STA2065N
Manufacturer:
STM
Quantity:
1 512
Part Number:
STA2065N
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STA2065N
Manufacturer:
ST
Quantity:
20 000
Part Number:
STA2065N2
Manufacturer:
ST
0
STA2065
2.6
2.6.1
2.6.2
2.6.3
2.6.4
2.6.5
2.6.6
Communication interfaces
USB
STA2065 embeds two USB2.0 OTG high-speed interfaces named USB0 and USB1,
featuring:
To reduce total system cost, USB0 is equipped with a built-in USB 2.0 HIGH-SPEED / OTG
PHY, while USB1 is provided with both an USB 2.0 FULL-SPEED PHY and a standard ULPI
interface able to connect to an external SDR/DDR PHY.
With the goal of reducing the BOM cost for the customer, the USB 2.0 PHY also supports
this additional muxing scheme:
UART
STA2065 features four Autobaud UARTs. One offers all modem control/status signals. They
are enhanced version of the industry-standard 16C550 UART.
I
The I
according to I
that provides a low-cost interconnection between ICs. STA2065 features three I
interfaces.
MSP
The multichannel serial port (MSP) is a synchronous receive and transmit serial interface.
STA2065 features four MSPs.
SSP
STA2065 features two SSPs up to 24Mbit/sec for synchronous serial communication with
external peripherals. SPI, MicroWire, T.I. and mono-directional protocols are supported with
programmable word length up to 32 bits.
SPDIF
This interface takes SPDIF as input and extracts data and other channel information
encrypted in SPDIF Frame format as per IEC958 standards. Data can be transferred to
memory, using DMA support, or directly to C3 decoder without CPU intervent. SPDIF block
supports up to 2X data streams.
2
C
a)
b)
c)
d)
e)
f)
the USB D- wire is used as either the USB D- signal or UART receive data signal
the USB D+ wire is used as either the USB D+ signal or the UART transmit data signal
2
C controller is an interface designed to support the physical and data link layer
High-speed signalling rate at 480 Mbit/s
Support for full-speed (12 Mbit/s) signaling bit rate
Support for session request protocol (SRP) and host negotiation protocol (HNP)
Up to 7 bidirectional endpoints plus control endpoint 0
8192 bytes maximum FIFO dimension
Dynamic FIFO allocation
2
C standard revision 2.1 (January 2000). The I
Doc ID16050 Rev 3
2
C bus is a 2-wire serial bus
System description
2
C
9/20

Related parts for STA2065N