STA2065N STMicroelectronics, STA2065N Datasheet - Page 13

no-image

STA2065N

Manufacturer Part Number
STA2065N
Description
IC APPL PROCESSOR 472TFBGA
Manufacturer
STMicroelectronics
Series
-r
Datasheet

Specifications of STA2065N

Applications
GPS
Core Processor
ARM11
Program Memory Type
-
Controller Series
Cartesio™
Ram Size
8K x 32
Interface
AC97, CAN, I²C, MSP, MMC/SD, SPDIF, SSP, UART, USB
Number Of I /o
160
Voltage - Supply
1.8 V ~ 3.3 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
*
Package / Case
*
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
497-11637

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STA2065N
Manufacturer:
STM
Quantity:
1 512
Part Number:
STA2065N
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STA2065N
Manufacturer:
ST
Quantity:
20 000
Part Number:
STA2065N2
Manufacturer:
ST
0
STA2065
3
3.1
3.2
System features introduction
In this chapter, an introduction to the main STA2065 system features is given. These will be
explained in detail later in this document.
Power region partition
STA2065 is a device targeted to wide range of applications, starting from handheld battery
powered devices thanks to an optimzed power management but also addressing in dash
automotive power requirements thanks to its flexibile multivoltage IO.
Three main power regions are identified:
Frequency region partition
STA2065 is designed so that there are two PLLs. PLL1 generates clock frequencies for the
ARM core and the internal buses, while the PLL2 generates clock frequencies for each
peripheral kernel and also for each peripheral interface. This means that each peripheral
receives the clock derived from the PLL1 at its internal interface, then it works with the clock
derived from the PLL2. Despite the use of two PLLs, a single system clock input or a single
external crystal is needed (in addition to the RTC clock (or crystal)).
V
Management Unit), SRC (System Clock and Reset controller) and the Backup RAM of
STA2065. V
mode. For this reason, the static power consumption of this region stays below 20uA
worst case.
V
is not applied in very low power state condition. When applied, the V
at the same voltage. A maximum of 10% variation between the two regions is required.
V
groups and each of them can be powered at different, independent voltages. Some
groups may have specific constraint in terms of power voltage range in order to meet
specific electrical characteristic compliant to some standards; some of these groups
are, for example, in the DDR interface and the 1.1 embedded USB transceiver. There is
also a group of IOs called V
(also in the lowest power consumption state of STA2065) in order to make the wake-up
possible. The other five regions (called also V
state. For more information, please refer to
dd_on
dd
ddio
: It is the core voltage that powers the overall chip (apart from the IOs). This voltage
: It is the power region dedicated to the IOs. The overall IOs are divided in seven
: It is the core voltage that powers the RTC (real-time clock), the PMU (Power
dd_on
remains usually powered even when the device is in DEEP-SLEEP
Doc ID16050 Rev 3
ddio_on
that identifies the IOs that must be always powered
Chapter 3.6: IO groups on page
ddiox
) can not be powered while in this
System features introduction
dd_on
and V
17.
dd
13/20
are

Related parts for STA2065N