STA2065N STMicroelectronics, STA2065N Datasheet - Page 16

no-image

STA2065N

Manufacturer Part Number
STA2065N
Description
IC APPL PROCESSOR 472TFBGA
Manufacturer
STMicroelectronics
Series
-r
Datasheet

Specifications of STA2065N

Applications
GPS
Core Processor
ARM11
Program Memory Type
-
Controller Series
Cartesio™
Ram Size
8K x 32
Interface
AC97, CAN, I²C, MSP, MMC/SD, SPDIF, SSP, UART, USB
Number Of I /o
160
Voltage - Supply
1.8 V ~ 3.3 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
*
Package / Case
*
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
497-11637

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STA2065N
Manufacturer:
STM
Quantity:
1 512
Part Number:
STA2065N
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STA2065N
Manufacturer:
ST
Quantity:
20 000
Part Number:
STA2065N2
Manufacturer:
ST
0
System features introduction
Table 3.
3.5
16/20
DEEP-SLEEP
Power State
NORMAL
BACKUP
OFF
Power mode states (continued)
System wakeup and power down
Typically the system using STA2065 will never be powered off, even when the user switches
the device off using the main power switch. The main power switch works in a way that puts
the device either in Backup or in DEEP-SLEEP mode. In this state, the only blocks within
STA2065 that are powered are the RTC, PMU, PWL, SRC and the backup RAM; at system
level, only the V
The following wakeup methods are possible:
Considering the above mentioned wakeup system, while in DEEP-SLEEP and in BACKUP
state also, some dedicated IO lines must be powered:
In order to keep the external DRAM in self refresh while in DEEP-SLEEP, CKE of the DRAM
must be kept low. Since all the IOs are not powered in DEEP-SLEEP, in order to make the
self refresh working, an external pulldown resistor is needed.
The user presses a button on the unit that causes all of the main power supplies to
start. After an appropriate delay, the processor's reset line is lifted and allows the code
to start executing
The internal alarm feature triggers a dedicated signal that will cause all of the main
supplies to start. After an appropriate delay, the processor's reset line is lifted and
allows the code to start execution
POR (input)
POWEREN (output)
VDDOK and BATOK (input)
WAKE (input)
32 kHz crystal (SXTALI and SXTALO)
OSC32KOUT (output)
32 kHz
off
on
on
on
off
off
dd_on
PLL1
is powered.
off
on
Doc ID16050 Rev 3
PLL2
off
on
off
off
(typically 1.25V)
(typically 1.25V)
1.2V to 1.3V
1.2V to 1.3V
1.2V to 1.3V
V
dd_on
off
=V
V
off
dd_on
off
off
dd
Refer
Refer
1.7 to 3.6V
STA2065
IOs
3.5
3.5
off
section
section

Related parts for STA2065N