FM93C46EM8X Fairchild Semiconductor, FM93C46EM8X Datasheet - Page 5

FM93C46EM8X

Manufacturer Part Number
FM93C46EM8X
Description
Manufacturer
Fairchild Semiconductor
Datasheet

Specifications of FM93C46EM8X

Density
1Kb
Interface Type
Serial (Microwire)
Organization
64x16
Frequency (max)
1MHz
Write Protection
Yes
Data Retention
40Year
Operating Supply Voltage (typ)
5V
Package Type
SOIC N
Operating Temp Range
-40C to 85C
Supply Current
1mA
Operating Supply Voltage (min)
4.5V
Operating Supply Voltage (max)
5.5V
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
8
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
FM93C46EM8X
Manufacturer:
EPCOS
Quantity:
3 718
Part Number:
FM93C46EM8X
Manufacturer:
FAIR
Quantity:
3 715
Part Number:
FM93C46EM8X
Manufacturer:
FAIRCHILD/仙童
Quantity:
20 000
FM93C46 Rev. D.1
This is an active high input pin to FM93C46 EEPROM (the device)
and is generated by a master that is controlling the device. A high
level on this pin selects the device and a low level deselects the
device. All serial communications with the device is enabled only
when this pin is held high. However this pin cannot be permanently
tied high, as a rising edge on this signal is required to reset the
internal state-machine to accept a new cycle and a falling edge to
initiate an internal programming after a write cycle. All activity on the
SK, DI and DO pins are ignored while CS is held low.
This is an input pin to the device and is generated by the master that
is controlling the device. This is a clock signal that synchronizes the
communication between a master and the device. All input informa-
tion (DI) to the device is latched on the rising edge of this clock input,
while output data (DO) from the device is driven from the rising edge
of this clock input. This pin is gated by CS signal.
This is an input pin to the device and is generated by the master
that is controlling the device. The master transfers Input informa-
tion (Start bit, Opcode bits, Array addresses and Data) serially via
this pin into the device. This Input information is latched on the
rising edge of the SCK. This pin is gated by CS signal.
This is an output pin from the device and is used to transfer Output
data via this pin to the controlling master. Output data is serially
shifted out on this pin from the rising edge of the SCK. This pin is
active only when the device is selected.
Instruction
WRALL
ERASE
WRITE
READ
ERAL
WEN
WDS
Start Bit
1
1
1
1
1
1
1
Opcode Field
10
00
01
00
00
11
00
A typical communication on the Microwire bus is made through the
CS, SK, DI and DO signals. To facilitate various operations on the
Memory array, a set of 7 instructions are implemented on FM93C46.
The format of each instruction is listed under Table 1.
Each of the 7 instructions is explained under individual instruction
descriptions.
This is a 1-bit field and is the first bit that is clocked into the device
when a Microwire cycle starts. This bit has to be “1” for a valid cycle
to begin. Any number of preceding “0” can be clocked into the
device before clocking a “1”.
This is a 2-bit field and should immediately follow the start bit.
These two bits (along with 2 MSB of address field) select a
particular instruction to be executed.
This is a 6-bit field and should immediately follow the Opcode bits.
In FM93C46, all 6 bits are used for address decoding during
READ, WRITE and ERASE instructions. During all other instruc-
tions, the MSB 2 bits are used to decode instruction (along with
Opcode bits).
This is a 16-bit field and should immediately follow the Address
bits. Only the WRITE and WRALL instructions require this field.
D15 (MSB) is clocked first and D0 (LSB) is clocked last (both
during writes as well as reads).
A5 A4 A3 A2 A1 A0
A5 A4 A3 A2 A1 A0
A5 A4 A3 A2 A1 A0
1
0
0
1
Address Field
1
1
0
0
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Data Field
D15-D0
D15-D0
www.fairchildsemi.com

Related parts for FM93C46EM8X