MT18HTS25672RHZ-80EH1 Micron Technology Inc, MT18HTS25672RHZ-80EH1 Datasheet - Page 4

no-image

MT18HTS25672RHZ-80EH1

Manufacturer Part Number
MT18HTS25672RHZ-80EH1
Description
MODULE DDR2 SDRAM 2GB 200SORDIMM
Manufacturer
Micron Technology Inc
Series
-r
Datasheet

Specifications of MT18HTS25672RHZ-80EH1

Memory Type
DDR2 SDRAM
Memory Size
2GB
Speed
800MT/s
Features
-
Package / Case
200-SORDIMM
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Pin Descriptions
Table 5: Pin Descriptions
PDF: 09005aef83f287c1
hts18c256x72rhz.pdf - Rev. A 3/10 EN
RAS#, CAS#, WE#
Symbol
RESET#
DQS#x
Par_In
DQSx,
ODTx
DMx,
CK#x
CKEx
CKx,
DQx
BAx
SAx
CBx
S#x
SCL
Ax
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Type
I/O
I/O
I/O
The pin description table below is a comprehensive list of all possible pins for all DDR2
modules. All pins listed may not be supported on this module. See Pin Assignments for
information specific to this module.
Description
Address inputs: Provide the row address for ACTIVE commands, and the column ad-
dress and auto precharge bit (A10) for READ/WRITE commands, to select one location
out of the memory array in the respective bank. A10 sampled during a PRECHARGE
command determines whether the PRECHARGE applies to one bank (A10 LOW, bank
selected by BAx) or all banks (A10 HIGH). The address inputs also provide the op-code
during a LOAD MODE command. See the Pin Assignments Table for density-specific
addressing information.
Bank address inputs: Define the device bank to which an ACTIVE, READ, WRITE, or
PRECHARGE command is being applied. BA define which mode register (MR0, MR1,
MR2, and MR3) is loaded during the LOAD MODE command.
Clock: Differential clock inputs. All control, command, and address input signals are
sampled on the crossing of the positive edge of CK and the negative edge of CK#.
Clock enable: Enables (registered HIGH) and disables (registered LOW) internal circui-
try and clocks on the DDR2 SDRAM.
Data mask (x8 devices only): DM is an input mask signal for write data. Input data
is masked when DM is sampled HIGH, along with that input data, during a write ac-
cess. Although DM pins are input-only, DM loading is designed to match that of the
DQ and DQS pins.
On-die termination: Enables (registered HIGH) and disables (registered LOW) termi-
nation resistance internal to the DDR2 SDRAM. When enabled in normal operation,
ODT is only applied to the following pins: DQ, DQS, DQS#, DM, and CB. The ODT input
will be ignored if disabled via the LOAD MODE command.
Parity input: Parity bit for Ax, RAS#, CAS#, and WE#.
Command inputs: RAS#, CAS#, and WE# (along with S#) define the command being
entered.
Reset: Asynchronously forces all registered outputs LOW when RESET# is LOW. This
signal can be used during power-up to ensure that CKE is LOW and DQ are High-Z.
Chip select: Enables (registered LOW) and disables (registered HIGH) the command
decoder.
Serial address inputs: Used to configure the SPD EEPROM address range on the I
bus.
Serial clock for SPD EEPROM: Used to synchronize communication to and from the
SPD EEPROM on the I
Check bits. Used for system error detection and correction.
Data input/output: Bidirectional data bus.
Data strobe: Travels with the DQ and is used to capture DQ at the DRAM or the con-
troller. Output with read data; input with write data for source synchronous opera-
tion. DQS# is only used when differential data strobe mode is enabled via the LOAD
MODE command.
2GB (x72, ECC, DR) 200-Pin DDR2 SDRAM SORDIMM
2
C bus.
4
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2010 Micron Technology, Inc. All rights reserved.
Pin Descriptions
2
C

Related parts for MT18HTS25672RHZ-80EH1