PEB3086HV14XP Infineon Technologies, PEB3086HV14XP Datasheet - Page 46

no-image

PEB3086HV14XP

Manufacturer Part Number
PEB3086HV14XP
Description
Manufacturer
Infineon Technologies
Datasheet

Specifications of PEB3086HV14XP

Control Interface
HDLC
Lead Free Status / Rohs Status
Compliant
3.3
The layer-1 functions for the S/T interface of the ISAC-SX are:
– line transceiver functions for the S/T interface according to the electrical specifications
– conversion of the frame structure between IOM-2 and S/T interface;
– conversion from/to binary to/from pseudo-ternary code;
– level detection
– receive timing recovery for point-to-point, passive bus and extended passive bus
– S/T timing generation using IOM-2 timing synchronous to system, or vice versa;
– D-channel access control and priority handling;
– D-channel echo bit generation by handling of the global echo bit;
– activation/deactivation procedures, triggered by primitives received over the IOM-2
– execution of test loops.
The wiring configurations in user premises, in which the ISAC-SX can be used, are
illustrated in
Data Sheet
of ITU-T I.430;
configuration
C/I channel or by INFO's received from the line;
S/T-Interface
Figure
15.
46
Description of Functional Blocks
PEB 3086
2003-01-30
ISAC-SX

Related parts for PEB3086HV14XP