IDTSTAC9751XXTAEC1XR IDT, Integrated Device Technology Inc, IDTSTAC9751XXTAEC1XR Datasheet - Page 50

no-image

IDTSTAC9751XXTAEC1XR

Manufacturer Part Number
IDTSTAC9751XXTAEC1XR
Description
IC CODEC AC'97 2CH VALUE 48-LQFP
Manufacturer
IDT, Integrated Device Technology Inc
Type
Audio Codec '97r
Datasheet

Specifications of IDTSTAC9751XXTAEC1XR

Resolution (bits)
18 b, 20 b
Number Of Adcs / Dacs
2 / 2
Sigma Delta
Yes
S/n Ratio, Adcs / Dacs (db) Typ
85 / 89
Voltage - Supply, Analog
3.14 V ~ 3.47 V; 4.75 V ~ 5.25 V
Voltage - Supply, Digital
3.14 V ~ 3.47 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
48-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
STAC9751XXTAEC1XR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDTSTAC9751XXTAEC1XR
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
IDT™
VALUE-LINE TWO-CHANNEL AC’97 CODECS
STAC9750/9751
VALUE-LINE TWO-CHANNEL AC’97 CODECS
6.5.23.
Bit(s)
15:2
1
0
D15
D7
Digital Audio Control (6Ah)
Default: 0000h
This read/write register is used to program the digital mixer input status. In the default state, the PCM
DAC path is enabled and the ADC record inputs are disabled.
The DO1 and DO0 bits control the input source for the PCM to digital output converters. The table
describes the available options.
Read / Write
Read / Write
Read Only
Bit(s)
15:2
Access
1
0
D14
Reset
D6
Reset Value
0
0
0
0
x
x
D13
D5
Reserved
Reserved Bit not used, should read back 0
Name
DO1
DO0
Name
Reserved
GI1
GI0
Table 34. GPIO Pin Status Register
Table 35. Digital Audio Control Register
When GPIO1 is configured as output and Register 74h bit[0] = 0
(default), the value of this register will be placed on the GPIO1 pad.
When GPIO1 is configured as output and Register 74h bit[0] =1, the
GPIO1 pad will get its value from slot12.
When GPIO1 is configured as input and configured as a sticky writing
a 1 does nothing, writing a 0 clears this bit.
When GPIO1 is configured as input this register reflects the value on
the GPIO1 pad after interpretation of the polarity and sticky
configurations.
When GPIO0 is configured as output and Register 74h bit[0] = 0
(default), the value of this register will be placed on the GPIO0 pad.
When GPIO0 is configured as output and Register 74h bit[0] =1, the
GPIO0 pad will get its value from slot12.
When GPIO0 is configured as input and configured as a sticky writing
a 1 does nothing, writing a 0 clears this bit.
When GPIO0 is configured as input this register reflects the value on
the GPIO0 pad after interpretation of the polarity and sticky
configurations.
D12
50
D4
Bits not used, should read back 0
SPDIF Digital Output Source Selection:
DO1 = 0; PCM data from the AC-Link to SPDIF
DO1 = 1; ADC record data to SPDIF
Always reads zero
Reserved
D11
D3
Description
STAC9750/9751
D10
Description
D2
DO1
D9
D1
PC AUDIO
V 5.8 103106
DO0
D8
D0

Related parts for IDTSTAC9751XXTAEC1XR