MC68360CVR25L Freescale Semiconductor, MC68360CVR25L Datasheet - Page 699

IC MPU QUICC 25MHZ 357-PBGA

MC68360CVR25L

Manufacturer Part Number
MC68360CVR25L
Description
IC MPU QUICC 25MHZ 357-PBGA
Manufacturer
Freescale Semiconductor

Specifications of MC68360CVR25L

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
357-PBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68360CVR25L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68360CVR25LR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
7.15.4 Interrupt Vector Generation and Calculation
Pending unmasked CPM interrupts are presented to the CPU32+ core in order of priority.
The CPU32+ core responds to an interrupt request by initiating an interrupt acknowledge
cycle to receive a vector number, which allows the core to locate the interrupt’s service rou-
tine. For CPM interrupts, the CPIC passes an interrupt vector corresponding to the highest
priority, unmasked, pending interrupt. The CPM always generates a vector during an inter-
rupt acknowledge cycle at its interrupt level, regardless of whether the QUICC is in normal
mode or slave mode.
The three MSBs of the interrupt vector number are programmed by the user in the CIMR.
These three bits are concatenated with five bits generated by the CPIC to provide an 8-bit
vector number to the CPU32+ core. The CPIC’s encoding of the five low-order bits of the
interrupt vector is listed in Table 7-22.
Note that the interrupt vector table is the same as the CPM interrupt priority table except for
two differences. First, the lower five bits of the SCC vectors are fixed; they are not affected
by the SCC group or spread mode or the relative priority order of the SCCs. Second, an error
EVENT
MASK
BIT
BIT
SCCM
SCCE
Figure 7-100. Interrupt Request Masking
Freescale Semiconductor, Inc.
For More Information On This Product,
(13 EVENT BITS)
13 INPUT
MC68360 USER’S MANUAL
OR
Go to: www.freescale.com
MASK
BIT
CIMR
CIPR
(28 CIPR BITS)
28 INPUT
OR
CPM Interrupt Controller (CPIC)
REQUEST
TO THE IMB
AT THE
LEVEL
SPECIFIED
IN IRL2–IRL0
IN THE CICR.

Related parts for MC68360CVR25L