DSP56301PW80 Freescale Semiconductor, DSP56301PW80 Datasheet - Page 30

no-image

DSP56301PW80

Manufacturer Part Number
DSP56301PW80
Description
IC DSP 24BIT 80MHZ 208-LQFP
Manufacturer
Freescale Semiconductor
Series
DSP563xxr
Type
Fixed Pointr
Datasheet

Specifications of DSP56301PW80

Interface
Host Interface, SSI, SCI
Clock Rate
80MHz
Non-volatile Memory
ROM (9 kB)
On-chip Ram
24kB
Voltage - I/o
3.30V
Voltage - Core
3.30V
Operating Temperature
-40°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
208-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSP56301PW80
Manufacturer:
SLA
Quantity:
6 217
Part Number:
DSP56301PW80
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Specifications
2.5 AC Electrical Characteristics
The timing waveforms shown in the AC electrical characteristics section are tested with a V
and a V
Table 2-3. AC timing specifications, which are referenced to a device input signal, are measured in production with
respect to the 50 percent point of the respective input signal’s transition.
Note: Although the minimum value for the frequency of EXTAL is 0 MHz, the device AC test conditions are 15
2.5.1
2-4
Internal operation frequency and CLKOUT with PLL enabled
Internal operation frequency and CLKOUT with PLL disabled
Internal clock and CLKOUT high period
Internal clock and CLKOUT low period
Internal clock and CLKOUT cycle time with PLL enabled
Internal clock and CLKOUT cycle time with PLL disabled
Instruction cycle time
Notes:
With PLL disabled
With PLL enabled and MF ≤ 4
With PLL enabled and MF > 4
With PLL disabled
With PLL enabled and MF ≤ 4
With PLL enabled and MF > 4
IH
MHz and rated speed.
All specifications for the high impedance state are guaranteed by design.
1.
2.
minimum of 2.4 V for all pins except EXTAL, which is tested using the input levels shown in Note 6 of
Internal Clocks
DF = Division Factor; Ef = External frequency; ET
MF = Multiplication Factor; PDF = Predivision Factor; T
See the PLL and Clock Generator section in the DSP56300 Family Manual for details on the PLL.
Characteristics
Table 2-4.
DSP56301 Technical Data, Rev. 10
Internal Clocks, CLKOUT
C
= External clock cycle = 1/Ef;
C
I
CYC
= Internal clock cycle
Symbol
T
T
T
T
f
f
H
C
C
L
PDF × DF/MF
PDF × DF/MF
PDF × DF/MF
PDF × DF/MF
0.49 × ET
0.47 × ET
0.49 × ET
0.47 × ET
Min
C
C
C
C
×
×
×
×
Expression
T
C
(PDF × DF)
(Ef × MF)/
2 × ET
DF/MF
PDF ×
ET
Typ
ET
ET
Ef/2
Freescale Semiconductor
C
IL
C
C
×
C
maximum of 0.3 V
1, 2
PDF × DF/MF
PDF × DF/MF
PDF × DF/MF
PDF × DF/MF
0.51 × ET
0.53 × ET
0.51 × ET
0.53 × ET
Max
C
C
C
C
×
×
×
×

Related parts for DSP56301PW80