SI5326C-B-GM Silicon Laboratories Inc, SI5326C-B-GM Datasheet - Page 20

IC ANY-RATE MULTI/ATTEN 36QFN

SI5326C-B-GM

Manufacturer Part Number
SI5326C-B-GM
Description
IC ANY-RATE MULTI/ATTEN 36QFN
Manufacturer
Silicon Laboratories Inc
Type
Clock Multiplierr
Datasheets

Specifications of SI5326C-B-GM

Number Of Circuits
1
Package / Case
36-QFN
Pll
Yes
Input
Clock
Output
CML, CMOS, LVDS, LVPECL
Ratio - Input:output
2:2
Differential - Input:output
Yes/Yes
Frequency - Max
346MHz
Divider/multiplier
Yes/Yes
Voltage - Supply
1.62 V ~ 3.63 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Frequency-max
346MHz
Maximum Input Frequency
710 MHz
Minimum Input Frequency
0.002 MHz
Output Frequency Range
0.002 MHz to 1400 MHz
Supply Voltage (max)
3.63 V
Supply Voltage (min)
1.71 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Register
10
11
16
17
18
19
20
21
22
23
24
25
31
32
0
1
2
3
4
5
6
7
8
9
Si5326
5. Register Map
All register bits that are not defined in this map should always be written with the specified Reset Values. The
writing to these bits of values other than the specified Reset Values may result in undefined device behavior.
Registers not listed, such as Register 64, should never be written to.
20
FLAT_VALID
INCDEC_
FOS_EN
AUTOSEL_REG[1:0]
PIN
CKSEL_REG[1:0]
D7
HLOG_2[1:0]
ICMOS[1:0]
FREE_RUN
N1_HS[2:0]
SLEEP
BWSEL_REG[3:0]
D6
FOS_THR[1:0]
HIST_AVG[4:0]
ALWAYS_
CKOUT_
DHOLD
ON
D5
HLOG_1[1:0]
SFOUT2_REG[2:0]
SQ_ICAL
Rev. 1.0
D4
NC1_LS[15:8]
VALTIME[1:0]
CLAT[7:0]
FLAT[7:0]
CK_ACTV_
FLAT[14:8]
DSBL2_
BAD_
CK2_
REG
POL
PIN
D3
CK_PRIOR2[1:0]
HST_DEL[4:0]
LOS2_MSK
FOS2_MSK
CK_BAD_
DSBL1_
BAD_
CK1_
REG
POL
PIN
D2
NC1_LS[19:16]
SFOUT1_REG[2:0]
FOSREFSEL[2:0]
CK1_ACTV_
LOCK[T2:0]
LOS1_MSK
FOS1_MSK
BYPASS_
LOL_POL
LOL_PIN
PD_CK2
REG
PIN
D1
CK_PRIOR[1:0]
CKSEL_PIN
LOSX_MSK
LOL_MSK
INT_POL
PD_CK1
INT_PIN
D0

Related parts for SI5326C-B-GM