ICS853S12AKILF IDT, Integrated Device Technology Inc, ICS853S12AKILF Datasheet - Page 5

IC FANOUT BUFFER LVPECL 32-VFQFN

ICS853S12AKILF

Manufacturer Part Number
ICS853S12AKILF
Description
IC FANOUT BUFFER LVPECL 32-VFQFN
Manufacturer
IDT, Integrated Device Technology Inc
Series
HiPerClockS™r
Type
Fanout Buffer (Distribution)r
Datasheet

Specifications of ICS853S12AKILF

Number Of Circuits
1
Ratio - Input:output
1:12
Differential - Input:output
Yes/Yes
Input
CML, LVPECL, SSTL
Output
LVPECL
Frequency - Max
1.5GHz
Voltage - Supply
2.375 V ~ 3.465 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
32-VFQFN
Frequency-max
1.5GHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
800-1177
853S12AKILF

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS853S12AKILF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS853S12AKILFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS853S12AKILFT
Manufacturer:
IDT
Quantity:
20 000
Company:
Part Number:
ICS853S12AKILFT
Quantity:
175
IDT
The spectral purity in a band at a specific offset from the
fundamental compared to the power of the fundamental is called
the dBc Phase Noise. This value is normally expressed using a
Phase noise plot and is most often the specified plot in many
applications. Phase noise is defined as the ratio of the noise power
present in a 1Hz band at a specified offset from the fundamental
frequency to the power value of the fundamental. This ratio is
expressed in decibels (dBm) or a ratio of the power in the 1Hz
As with most timing specifications, phase noise measurements
has issues relating to the limitations of the equipment. Often the
noise floor of the equipment is higher than the noise floor of the
ICS853S12I
LOW SKEW, 1-TO-12, DIFFERENTIAL-TO-3.3V, 2.5V LVPECL FANOUT BUFFER
/ ICS
LVPECL FANOUT BUFFER
O
FFSET
A
F
ROM
DDITIVE
C
ARRIER
P
HASE
5
F
REQUENCY
band to the power in the fundamental. When the required offset
is specified, the phase noise is called a dBc value, which simply
means dBm at a specified offset from the fundamental. By
investigating jitter in the frequency domain, we get a better
understanding of its effects on the desired application over the
entire time record of the signal. It is mathematically possible to
calculate an expected bit error rate given a phase noise plot.
device. This is illustrated above. The device meets the noise floor
of what is shown, but can actually be lower. The phase noise is
dependent on the input source and measurement equipment.
J
ITTER
622MHz (12kHz to 20MHz) = 0.06ps typical
(H
Z
)
Additive Phase Jitter
ICS853S12AKI REV. A MAY 21, 2008

Related parts for ICS853S12AKILF