ISP1507EBS,518 NXP Semiconductors, ISP1507EBS,518 Datasheet - Page 11

no-image

ISP1507EBS,518

Manufacturer Part Number
ISP1507EBS,518
Description
RF Transceiver USB 2.0 ULPI TRNSCVR
Manufacturer
NXP Semiconductors
Datasheet

Specifications of ISP1507EBS,518

Number Of Transceivers
1
Esd Protection
YeskV
Power Supply Requirement
Single
Operating Supply Voltage (typ)
3.3V
Operating Temperature Classification
Industrial
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Dual Supply Voltage (typ)
Not RequiredV
Dual Supply Voltage (max)
Not RequiredV
Dual Supply Voltage (min)
Not RequiredV
Mounting
Surface Mount
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Lead Free Status / RoHS Status
Compliant
Other names
935285498518 ISP1507EBS-T
NXP Semiconductors
ISP1507E_ISP1507F_1
Product data sheet
7.9.1 DATA[3:0]
7.9.2 V
7.7 Band gap reference voltage
7.8 Power-On Reset (POR)
7.9 Detailed description of pins
which also shows a typical OTG V
amount of current drive required. If the internal charge pump is not used, the C
capacitor is not required.
For details on the C_A and C_B pins, see
The band gap circuit provides a stable internal voltage reference to bias the analog
circuitry. This band gap requires an accurate external reference resistor R
between the RREF and GND pins. For details, see
The ISP1507 has an internal power-on-reset circuit that resets all internal logic on
power-up. The ULPI is also reset on power-up.
Remark: When CLOCK starts toggling after power-up, the USB link must issue a reset
command over the ULPI bus to ensure correct operation of the ISP1507.
The ISP1507 is a Physical layer (PHY) containing a USB transceiver. DATA[7:0] is a
dual-edge bidirectional data bus. The USB link must drive DATA[3:0] to LOW when the
ULPI bus is idle. When the link has data to transmit to the PHY, it drives a nonzero value.
The data bus can be reconfigured to carry various data types, as given in
Section
The input power pin that sets the I/O voltage level. For details, see
and
Fig 3.
CC(I/O)
CLOCK
DATA[3:0]
DIR
NXT
RESET_N/PSW_N
Section
9.
External capacitors connection
16. V
CC(I/O)
Rev. 01 — 28 May 2008
provides power to on-chip pads of the following pins:
ISP1507
V
C_B
C_A
BUS
BUS
load. The value of C
Section
0.1 F
C cp(C_A)-(C_B)
ISP1507E; ISP1507F
7.9.7.
Section
4.7 F
004aab085
OTG V
ULPI HS USB OTG transceiver
cp(C_A)-(C_B)
16.
BUS
Section
depends on the
© NXP B.V. 2008. All rights reserved.
RREF
Section 8
12,
cp(C_A)-(C_B)
Section 13
connected
10 of 78
and

Related parts for ISP1507EBS,518