ISP1506BBS,557 NXP Semiconductors, ISP1506BBS,557 Datasheet - Page 9

RF Transceiver USB2.0 ULPI DDR OTG

ISP1506BBS,557

Manufacturer Part Number
ISP1506BBS,557
Description
RF Transceiver USB2.0 ULPI DDR OTG
Manufacturer
NXP Semiconductors
Datasheet

Specifications of ISP1506BBS,557

Operating Supply Voltage
1.65 V to 3.6 V
Mounting Style
SMD/SMT
Package / Case
HVQFN-24
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935278349557 ISP1506BBS
NXP Semiconductors
ISP1506A_ISP1506B_2
Product data sheet
7.4 Voltage regulator
7.5 Crystal oscillator and PLL
7.6 OTG module
For details on controlling resistor settings, see
The ISP1506 contains a built-in voltage regulator that conditions the V
inside the ISP1506. The voltage regulator:
Remark: The REG1V8 and REG3V3 pins require external decoupling capacitors. For
details, see
The ISP1506 has a built-in crystal oscillator and a Phase-Locked Loop (PLL) for clock
generation.
The crystal oscillator takes a sine-wave input from an external crystal, on the XTAL1 pin,
and converts it to a square wave clock for internal use. Alternatively, a square wave clock
of the same frequency can also be directly driven into the XTAL1 pin. Using an existing
square wave clock can save the cost of the crystal and also reduce the board size.
The PLL takes the square wave clock from the crystal oscillator, and multiplies or divides it
into various frequencies for internal use.
The PLL produces the following frequencies, irrespective of the clock source:
This module contains several sub-blocks that provide all the functionality required by the
USB OTG specification. Specifically, it provides the following circuits:
Squelch circuit to detect high-speed bus activity
High-speed disconnect detector
45
1.5 k pull-up resistor on DP for full-speed peripheral mode
15 k bus terminations on DP and DM for host and OTG modes
Supports input supply range of 3.0 V < V
Supplies internal circuitry with 1.8 V and 3.3 V
60 MHz clock for the ULPI interface controller
1.5 MHz for the low-speed USB data
12 MHz for the full-speed USB data
480 MHz for the high-speed USB data
Other internal frequencies for data conversion and data recovery
The ID detector to sense the ID pin of the micro-USB cable. The ID pin dictates which
device is initially configured as the host and which as the peripheral.
V
detection, SRP and HNP.
Resistors to temporarily charge and discharge V
BUS
high-speed bus terminations on DP and DM for peripheral and host modes
comparators to determine the V
Section
16.
Rev. 02 — 28 August 2008
BUS
CC
ISP1506A; ISP1506B
voltage level. This is required for the V
Table
< 3.6 V
BUS
7.
. This is required for SRP.
ULPI HS USB OTG transceiver
CC
© NXP B.V. 2008. All rights reserved.
supply for use
8 of 79
BUS

Related parts for ISP1506BBS,557