ISP1506BBS,557 NXP Semiconductors, ISP1506BBS,557 Datasheet - Page 15

RF Transceiver USB2.0 ULPI DDR OTG

ISP1506BBS,557

Manufacturer Part Number
ISP1506BBS,557
Description
RF Transceiver USB2.0 ULPI DDR OTG
Manufacturer
NXP Semiconductors
Datasheet

Specifications of ISP1506BBS,557

Operating Supply Voltage
1.65 V to 3.6 V
Mounting Style
SMD/SMT
Package / Case
HVQFN-24
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935278349557 ISP1506BBS
NXP Semiconductors
ISP1506A_ISP1506B_2
Product data sheet
7.9.15 NXT
7.9.16 CLOCK
7.9.17 GND (die pad)
ULPI next data output pin. The ISP1506 holds NXT at LOW by default. When DIR is LOW
and the link is sending data to the ISP1506, NXT will be asserted to notify the link to
provide the next data byte. When DIR is at HIGH and the ISP1506 is sending data to the
link, NXT will be asserted to notify the link that another valid byte is on the bus. NXT is not
used for register read data or the RXCMD status update.
For details on NXT usage, refer to
Rev.
A 60 MHz output interface clock to synchronize the ULPI bus. The ISP1506 provides two
clocking options:
For details on CLOCK usage, refer to
Specification Rev.
Global ground signal, except for the charge pump that uses CPGND. The die pad is
exposed on the underside of the package as a ground plate. This acts as a ground to all
circuits in the ISP1506, except the charge pump. To ensure correct operation of the
ISP1506, GND must be soldered to the cleanest ground available.
A crystal is attached between the XTAL1 and XTAL2 pins.
A clock is driven into the XTAL1 pin, with the XTAL2 pin left floating.
1.1”.
1.1”.
Rev. 02 — 28 August 2008
Ref. 3 “UTMI+ Low Pin Interface (ULPI) Specification
Ref. 3 “UTMI+ Low Pin Interface (ULPI)
ISP1506A; ISP1506B
ULPI HS USB OTG transceiver
© NXP B.V. 2008. All rights reserved.
14 of 79

Related parts for ISP1506BBS,557