LAN9311I-NZW Standard Microsystem (Smsc), LAN9311I-NZW Datasheet - Page 170

no-image

LAN9311I-NZW

Manufacturer Part Number
LAN9311I-NZW
Description
Manufacturer
Standard Microsystem (Smsc)
Datasheet

Specifications of LAN9311I-NZW

Package
128XVTQFP
Phy/transceiver Interface
MII
Number Of Primary Switch Ports
2
Maximum Data Rate
100 Mbps
Internal Memory Buffer Size
32 KB
Vlan Support
Yes
Power Supply Type
Analog
Minimum Single Supply Voltage
3 V
Maximum Single Supply Voltage
3.6 V
Maximum Supply Current
0.295 A
Maximum Power Dissipation
1070 mW

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9311I-NZW
Manufacturer:
Standard
Quantity:
836
Part Number:
LAN9311I-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Revision 1.7 (06-29-10)
0B0h - 0FCh
Access Only
Access Only
ADDRESS
OFFSET
EEPROM
EEPROM
Loader
Loader
0ACh
09Ch
0A0h
0A4h
0A4h
0A8h
0A8h
10Ch
12Ch
100h
104h
108h
110h
114h
118h
120h
124h
128h
130h
134h
138h
11C
1588_SEQ_ID_SRC_UUID_HI_RX_CAPTURE_1
1588_SEQ_ID_SRC_UUID_HI_RX_CAPTURE_2
1588_SEQ_ID_SRC_UUID_HI_TX_CAPTURE_1
1588_SEQ_ID_SRC_UUID_HI_TX_CAPTURE_2
1588_SRC_UUID_LO_RX_CAPTURE_1
1588_SRC_UUID_LO_RX_CAPTURE_2
1588_SRC_UUID_LO_TX_CAPTURE_1
1588_CLOCK_LO_RX_CAPTURE_1
1588_CLOCK_LO_RX_CAPTURE_2
1588_CLOCK_LO_TX_CAPTURE_1
1588_CLOCK_LO_TX_CAPTURE_2
1588_CLOCK_HI_RX_CAPTURE_1
1588_CLOCK_HI_RX_CAPTURE_2
1588_CLOCK_HI_TX_CAPTURE_1
1588_CLOCK_HI_TX_CAPTURE_2
Table 14.1 System Control and Status Registers (continued)
MAC_CSR_DATA
MAC_CSR_CMD
PMI_ACCESS
RESERVED
FREE_RUN
SYMBOL
RX_DROP
PMI_DATA
AFC_CFG
DATASHEET
170
Two Port 10/100 Managed Ethernet Switch with 16-Bit Non-PCI CPU Interface
Free Running Counter Register,
Host MAC RX Dropped Frames Counter Register,
Section 14.2.2.6
Host MAC CSR Interface Command Register,
Section 14.2.2.7
PHY Management Interface Data Register (EEPROM
Loader Access Only),
Host MAC CSR Interface Data Register,
PHY Management Interface Access Register (EEPROM
Loader Access Only),
Host MAC Automatic Flow Control Configuration Register,
Section 14.2.2.9
Reserved for Future Use
Port 1 1588 Clock High-DWORD Receive Capture
Register,
Port 1 1588 Clock Low-DWORD Receive Capture Register,
Section 14.2.5.2
Port 1 1588 Sequence ID, Source UUID High-WORD
Receive Capture Register,
Port 1 1588 Source UUID Low-DWORD Receive Capture
Register,
Port 1 1588 Clock High-DWORD Transmit Capture
Register,
Port 1 1588 Clock Low-DWORD Transmit Capture
Register,
Port 1 1588 Sequence ID, Source UUID High-WORD
Transmit Capture Register,
Port 1 1588 Source UUID Low-DWORD Transmit Capture
Register,
Port 2 1588 Clock High-DWORD Receive Capture
Register,
Port 2 1588 Clock Low-DWORD Receive Capture Register,
Section 14.2.5.2
Port 2 1588 Sequence ID, Source UUID High-WORD
Receive Capture Register,
Port 2 1588 Source UUID Low-DWORD Receive Capture
Register,
Port 2 1588 Clock High-DWORD Transmit Capture
Register,
Port 2 1588 Clock Low-DWORD Transmit Capture
Register,
Port 2 1588 Sequence ID, Source UUID High-WORD
Transmit Capture Register,
Section 14.2.5.1
Section 14.2.5.4
Section 14.2.5.5
Section 14.2.5.6
Section 14.2.5.8
Section 14.2.5.1
Section 14.2.5.4
Section 14.2.5.5
Section 14.2.5.6
REGISTER NAME
Section 14.2.7.1
Section 14.2.7.2
Section 14.2.5.3
Section 14.2.5.3
Section 14.2.5.7
Section 14.2.5.7
Section 14.2.9.7
SMSC LAN9311/LAN9311i
Section 14.2.2.8
Datasheet

Related parts for LAN9311I-NZW