LAN9303-ABZJ Standard Microsystem (Smsc), LAN9303-ABZJ Datasheet - Page 228

no-image

LAN9303-ABZJ

Manufacturer Part Number
LAN9303-ABZJ
Description
Ethernet Switch 3-Port 10Mbps/100Mbps 56-Pin QFN EP
Manufacturer
Standard Microsystem (Smsc)
Datasheet

Specifications of LAN9303-ABZJ

Package
56QFN EP
Phy/transceiver Interface
MII/RMII
Number Of Primary Switch Ports
3
Maximum Data Rate
100 Mbps
Vlan Support
Yes
Power Supply Type
Analog
Minimum Single Supply Voltage
3 V
Maximum Single Supply Voltage
3.6 V
Maximum Supply Current
0.19(Typ) A

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9303-ABZJ
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Revision 1.4 (07-07-10)
13.4.2.2
BITS
31:8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
Note:
RESERVED
Enable Receive Own Transmit
When set, the switch port will receive its own transmission if it is looped back
from the PHY. Normally, this function is only used in Half Duplex PHY
loopback.
RESERVED
Jumbo2K
When set, the maximum packet size accepted is 2048 bytes. Statistics
boundaries are also adjusted.
RESERVED
Reject MAC Types
When set, MAC control frames (packets with a type field of 8808h) are
filtered. When cleared, MAC Control frames, other than MAC Control Pause
frames, are sent to the forwarding process. MAC Control Pause frames are
always consumed by the switch.
RX Enable
When set, the receive port is enabled. When cleared, the receive port is
disabled.
Port x MAC Receive Configuration Register (MAC_RX_CFG_x)
This read/write register configures the packet type passing parameters of the port.
This bit must always be written as 0.
Register #:
Port0: 0401h
Port1: 0801h
Port2: 0C01h
DESCRIPTION
Small Form Factor Three Port 10/100 Managed Ethernet Switch with Single MII/RMII/Turbo MII
DATASHEET
228
Size:
32 bits
TYPE
R/W
R/W
R/W
R/W
R/W
SMSC LAN9303/LAN9303i
RO
RO
RO
RO
DEFAULT
Datasheet
0b
0b
0b
1b
1b
-
-
-
-

Related parts for LAN9303-ABZJ