LAN9303-ABZJ Standard Microsystem (Smsc), LAN9303-ABZJ Datasheet - Page 193
![no-image](/images/no-image-200.jpg)
LAN9303-ABZJ
Manufacturer Part Number
LAN9303-ABZJ
Description
Ethernet Switch 3-Port 10Mbps/100Mbps 56-Pin QFN EP
Manufacturer
Standard Microsystem (Smsc)
Datasheet
1.LAN9303-ABZJ.pdf
(367 pages)
Specifications of LAN9303-ABZJ
Package
56QFN EP
Phy/transceiver Interface
MII/RMII
Number Of Primary Switch Ports
3
Maximum Data Rate
100 Mbps
Vlan Support
Yes
Power Supply Type
Analog
Minimum Single Supply Voltage
3 V
Maximum Single Supply Voltage
3.6 V
Maximum Supply Current
0.19(Typ) A
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9303-ABZJ
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
- Current page: 193 of 367
- Download datasheet (4Mb)
Small Form Factor Three Port 10/100 Managed Ethernet Switch with Single MII/RMII/Turbo MII
Datasheet
SMSC LAN9303/LAN9303i
13.3.2.1
BITS
15
14
13
12
11
10
Reset (PHY_RST)
When set, this bit resets all the Port x PHY registers to their default state,
except those marked as NASR type. This bit is self clearing.
0: Normal operation
1: Reset
Loopback (PHY_LOOPBACK)
This bit enables/disables the loopback mode. When enabled, transmissions
from the Switch Fabric are not sent to network. Instead, they are looped
back into the Switch Fabric.
Note:
0: Loopback mode disabled (normal operation)
1: Loopback mode enabled
Speed Select LSB (PHY_SPEED_SEL_LSB)
This bit is used to set the speed of the Port x PHY when the
Negotiation (PHY_AN)
0: 10 Mbps
1: 100 Mbps
Auto-Negotiation (PHY_AN)
This bit enables/disables Auto-Negotiation. When enabled, the
LSB (PHY_SPEED_SEL_LSB)
overridden.
0: Auto-Negotiation disabled
1: Auto-Negotiation enabled
Power Down (PHY_PWR_DWN)
This bit controls the power down mode of the Port x PHY. After this bit is
cleared the PHY may auto-negotiate with it’s partner station. This process
can take up to a few seconds to complete. Once Auto-Negotiation is
complete, the
Register (PHY_BASIC_STATUS_x)
Note:
0: Normal operation
1: General power down mode
RESERVED
Port x PHY Basic Control Register (PHY_BASIC_CONTROL_x)
This read/write register is used to configure the Port x PHY.
Note: This register is re-written in its entirety by the EEPROM Loader following the release of reset
If loopback is enabled during half-duplex operation, then the
Enable Receive Own Transmit
Configuration Register (MAC_RX_CFG_x)
specified port. Otherwise, the Switch Fabric will ignore receive
activity when transmitting in half-duplex mode.
The PHY_AN bit of this register must be cleared before setting this
bit.
or a RELOAD command. Refer to
information.
Index (decimal): 0
Auto-Negotiation Complete
bit is disabled.
DESCRIPTION
and
will be set.
Duplex Mode (PHY_DUPLEX)
DATASHEET
bit in the
bit of the
193
Section 8.4, "EEPROM Loader," on page 113
Port x MAC Receive
Size:
Port x PHY Basic Status
must be set for the
Speed Select
Auto-
16 bits
bits are
TYPE
R/W
R/W
R/W
R/W
R/W
RO
SC
Revision 1.4 (07-07-10)
Note 13.55
Note 13.56
DEFAULT
for additional
0b
0b
0b
-
Related parts for LAN9303-ABZJ
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
![LAN9311-NZW](/images/no-image3.png)
Part Number:
Description:
Ethernet Switch 2-Port 10Mbps/100Mbps 128-Pin XVTQFP
Manufacturer:
Standard Microsystem (Smsc)
Datasheet:
![LAN9311I-NZW](/images/no-image3.png)
Part Number:
Description:
Manufacturer:
Standard Microsystem (Smsc)
Datasheet: