TWR-56F8257 Freescale Semiconductor, TWR-56F8257 Datasheet - Page 8

no-image

TWR-56F8257

Manufacturer Part Number
TWR-56F8257
Description
TOWER SYSTEM KIT MC56F8257
Manufacturer
Freescale Semiconductor
Type
DSC, Digital Signal Controllerr
Datasheets

Specifications of TWR-56F8257

Contents
Board, Cables, Documentation, DVD
For Use With/related Products
Freescale Tower System, MC56F8257
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Overview
2.1.6
2.2
Processor Expert (PE) provides a Rapid Application Design (RAD) tool that combines easy-to-use component-based software
application creation with an expert knowledge system.
The CodeWarrior Integrated Development Environment (IDE) is a sophisticated tool for code navigation, compiling, and
debugging. A complete set of evaluation modules (EVMs), demonstration board kit, and development system cards supports
concurrent engineering. Together, PE, CodeWarrior, and EVMs create a complete, scalable tools solution for easy, fast, and
efficient development.
2.3
The MC56F825x/MC56F824x’s architecture appears in
buses communicate with internal memories and the IP bus interface as well as the internal connections among the units of the
56800E core.
8
Up to 54 general-purpose I/O (GPIO) pins
— 5 V tolerant I/O
— Individual control for each pin to be in peripheral or GPIO mode
— Individual input/output direction control for each pin in GPIO mode
— Individual control for each output pin to be in push-pull mode or open-drain mode
— Hysteresis and configurable pullup device on all input pins
— Ability to generate interrupt with programmable rising or falling edge and software interrupt
— Configurable drive strength: 4 mA / 8 mA sink/source current
JTAG/EOnCE debug programming interface for real-time debugging
— IEEE 1149.1 Joint Test Action Group (JTAG) interface
— EOnCE interface for real-time debugging
Low-speed run, wait, and stop modes: as low as 781 Hz clock provided by OCCS and internal ROSC
Large regulator standby mode available for reducing power consumption at low-speed mode
Less than 30 µs typical wakeup time from stop modes
Each peripheral can be individually disabled to save power
Award-Winning Development Environment
Architecture Block Diagram
Power Saving Features
MC56F825x/MC56F824x Digital Signal Controller, Rev. 3
Figure 1
and
Figure
2.
Figure 1
illustrates how the 56800E system
Freescale Semiconductor

Related parts for TWR-56F8257