TWR-56F8257 Freescale Semiconductor, TWR-56F8257 Datasheet - Page 6

no-image

TWR-56F8257

Manufacturer Part Number
TWR-56F8257
Description
TOWER SYSTEM KIT MC56F8257
Manufacturer
Freescale Semiconductor
Type
DSC, Digital Signal Controllerr
Datasheets

Specifications of TWR-56F8257

Contents
Board, Cables, Documentation, DVD
For Use With/related Products
Freescale Tower System, MC56F8257
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Overview
6
— Maximum ADC clock frequency: up to 10 MHz
— Sequential, parallel, and independent scan mode
— First 8 samples have Offset, Limit and Zero-crossing calculation supported
— ADC conversions can be synchronized by eFlexPWM and timer modules via internal crossbar module
— Support for simultaneous and software triggering conversions
— Support for multi-triggering mode with a programmable number of conversions on each trigger
Inter-module Crossbar Switch (XBAR)
— Programmable internal module connections among the eFlexPWM, ADCs, Quad Timers, 12-bit DAC, HSCMPs,
— User-defined input/output pins for PWM fault inputs, Timer input/output, ADC triggers, and Comparator outputs
Three analog comparators (CMPs)
— Selectable input source includes external pins, internal DACs
— Programmable output polarity
— Output can drive timer input, eFlexPWM fault input, eFlexPWM source, external pin output, and trigger ADCs
— Output falling and rising edge detection able to generate interrupts
— 32-tap programmable voltage reference per comparator
One 12-bit digital-to-analog converter (12-bit DAC)
— 12-bit resolution
— Power down mode
— Output can be routed to internal comparator, or off chip
Two four-channel 16-bit multi-purpose timer (TMR) modules
— Four independent 16-bit counter/timers with cascading capability per module
— Up to 120 MHz operating clock
— Each timer has capture and compare and quadrature decoder capability
— Up to 12 operating modes
— Four external inputs and two external outputs
Two
— Up to 120 MHz operating clock
— Four-byte-deep FIFOs available on both transmit and receive buffers
— Full-duplex or single-wire operation
— Programmable 8- or 9-bit data format
— 13-bit integer and 3-bit fractional baud rate selection
— Two receiver wakeup methods:
— 1/16 bit-time noise detection
— Support LIN slave operation
One
— Full-duplex operation
— Four-word deep FIFOs available on both transmit and receive buffers
— Master and slave modes
— Programmable length transactions (2 to 16 bits)
— Programmable transmit and receive shift order (MSB as first or last bit transmitted)
– Single conversion time of 8.5 ADC clock cycles (8.5 x 100 ns = 850 ns)
– Additional conversion time of 6-ADC clock cycles (6 x 100 ns = 600 ns)
and package pins
– Idle line
– Address mark
queued
queued
serial peripheral interface (QSPI) module
serial communication interface (QSCI) modules with LIN slave functionality
MC56F825x/MC56F824x Digital Signal Controller, Rev. 3
Freescale Semiconductor

Related parts for TWR-56F8257