78P2351-IGT/F Maxim Integrated Products, 78P2351-IGT/F Datasheet - Page 9

LINE INTERFACE UNIT 100-LQFP

78P2351-IGT/F

Manufacturer Part Number
78P2351-IGT/F
Description
LINE INTERFACE UNIT 100-LQFP
Manufacturer
Maxim Integrated Products
Datasheets

Specifications of 78P2351-IGT/F

Number Of Channels Per Chip
1
Propagation Delay Time
10 ns
Supply Voltage (max)
3.45 V
Supply Voltage (min)
3.15 V
Maximum Operating Temperature
+ 85 C
Package / Case
LQFP-100
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
78P2351-IGT/F
Manufacturer:
VISHAY
Quantity:
14 105
Part Number:
78P2351-IGT/F
Manufacturer:
MAXIM
Quantity:
4
Part Number:
78P2351-IGT/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
SERIAL CONTROL INTERFACE
The serial port controlled register allows a generic
controller to interface with the 78P2351. It is used
for mode settings, diagnostics and test, retrieval of
status and performance information, and for on-chip
fuse trimming during production test. The SPSL pin
must be high in order to use the serial port.
The serial interface consists of four pins: Serial Port
Enable (SEN_CMI), Serial Clock (SCK_MON), Serial
Data In (SDI_PAR), and Serial Data Out (SDO_E4).
If SDI_PAR coming out of the micro-controller chip is
also tri-state capable, SDI_PAR and SDO_E4 can
be connected together to simplify connections.
Page: 9 of 42
The SEN_CMI pin initiates the read and write
operations.
particular device allowing SCK_MON, SDI_PAR
and SDO_E4 to be bussed together.
SCK_MON is the clock input that times the data
on SDI_PAR and SDO_E4. Data on SDI_PAR
is latched in on the rising-edge of SCK_MON,
and data on SDO_E4 is clocked out using the
falling edge of SCK_MON.
SDI_PAR is used to insert mode, address, and
register data into the chip. Address and Data
information are input least significant bit (LSB)
first. The mode and address bit assignment and
register table are shown in the following section.
SDO_E4 is a tri-state capable output. It is used
to output register data during a read operation.
SDO_E4 output is normally high impedance,
and is enabled only during the duration when
register data is being clocked out. Read data is
clocked out least significant bit (LSB) first.
It can also be used to select a
2006 Teridian Semiconductor Corporation
PROGRAMMABLE INTERRUPTS
In addition to the receiver LOS and LOL status pins,
the 78P2351 provides a programmable interrupt for
the transmitter.
functions of the Tx interrupt is a transmit Loss of
Lock (TXLOL) or FIFO error (FERR).
In HW control mode, the default
OC-3/ STM1-E/ E4 LIU
Single Channel
78P2351
Rev. 2.4

Related parts for 78P2351-IGT/F