MC68376BAMAB20 Freescale Semiconductor, MC68376BAMAB20 Datasheet - Page 360

no-image

MC68376BAMAB20

Manufacturer Part Number
MC68376BAMAB20
Description
IC MCU 32BIT 8K ROM 160-QFP
Manufacturer
Freescale Semiconductor
Series
M683xxr
Datasheets

Specifications of MC68376BAMAB20

Core Processor
CPU32
Core Size
32-Bit
Speed
20MHz
Connectivity
CAN, EBI/EMI, SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
18
Program Memory Type
ROMless
Ram Size
7.5K x 8
Voltage - Supply (vcc/vdd)
4.75 V ~ 5.25 V
Data Converters
A/D 16x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
160-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68376BAMAB20
Manufacturer:
FREESCAL
Quantity:
364
Part Number:
MC68376BAMAB20
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
ILQSPI[2:0] — Interrupt Level for QSPI
ILSCI[2:0] — Interrupt Level for SCI
D.6.4 QSM Interrupt Vector Register
QIVR — QSM Interrupt Vector Register
INTV[7:0] — Interrupt Vector Number
D.6.5 SCI Control Register
SCCR0 — SCI Control Register 0
Bits [15:13] — Not Implemented
D-42
MOTOROLA
RESET:
15
15
0
RESET:
When an interrupt request is made, ILQSPI value determines which of the interrupt
request signals is asserted; when a request is acknowledged, the QSM compares this
value to a mask value supplied by the CPU32 to determine whether to respond.
ILQSPI must have a value in the range $0 (interrupts disabled) to $7 (highest priority).
When an interrupt request is made, ILSCI value determines which of the interrupt
request signals is asserted. When a request is acknowledged, the QSM compares this
value to a mask value supplied by the CPU32 to determine whether to respond. The
field must have a value in the range $0 (interrupts disabled) to $7 (highest priority).
If ILQSPI[2:0] and ILSCI[2:0] have the same non-zero value, and both submodules
simultaneously request interrupt service, the QSPI has priority.
QIVR determines the value of the interrupt vector number the QSM supplies when it
responds to an interrupt acknowledge cycle. At reset, QIVR is initialized to $0F, the
uninitialized interrupt vector number. To use interrupt-driven serial communication, a
user-defined vector number must be written to QIVR.
The values of INTV[7:1] are the same for both QSPI and SCI interrupt requests; the
value of INTV0 used during an interrupt acknowledge cycle is supplied by the QSM.
INTV0 is at logic level zero during an SCI interrupt and at logic level one during a QSPI
interrupt. A write to INTV0 has no effect. Reads of INTV0 return a value of one.
SCCR0 contains the SCI baud rate selection field. Baud rate must be set before the
SCI is enabled. The CPU32 can read and write SCCR0 at any time. Changing the
value of SCCR0 bits during a transfer operation can disrupt the transfer.
NOT USED
14
0
13
13
0
12
12
0
QILR
11
11
0
10
10
0
REGISTER SUMMARY
9
9
0
8
8
0
7
0
7
0
SCBR[12:0]
6
0
6
0
5
0
5
0
4
0
4
0
INTV[7:0]
3
1
3
0
USER’S MANUAL
2
1
2
1
MC68336/376
$YFFC05
$YFFC08
1
1
1
0
0
1
0
0

Related parts for MC68376BAMAB20