MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 975

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Freescale Semiconductor
Instruction Taken
Instruction Retire
ICTRL
Ownership Trace
Message (OTM)
Public Messages
RCPU
READI
READI signals
RPM
run-time
Sequential Instruction
Snooping
Standard
Superfield
Show Cycle
Transfer Code (TCODE) Message header that identifies the number and/or size of packets to be transferred, and how
TCK / DSCK / MCKI
TDI / DSDI / MDI0
TDO / DSDO / MDO0
Upload
VSYNC
VF
VFLS
Term
An instruction is taken after it has been issued and recognized by the appropriate execution
unit. All resources to perform the instruction are ready, and the processor begins to execute it.
Completion of the instruction issue, execution and writeback stages. An instruction is ready
to be retired if it completes without generating an exception and all instructions ahead of it in
history buffer have completed without generating an exception.
Instruction bus support control register (Refer to
Visibility of process/function that is currently executing.
Messages on the auxiliary signals for accomplishing common visibility and controllability
requirements e.g. DRM and DWM.
Processor that implements the PowerPC-based architecture used in the Freescale MPC500
family of microcontrollers.
Real time Embedded Applications Development Interface.
Refers to IEEE-ISTO 5001 auxiliary port.
Reduced Port Mode. This is the reduced port mode for READI.
RCPU is executing program code in normal mode
Any instruction other than a flow-control instruction or isync.
Monitoring addresses driven by a bus master to detect the need for coherency actions.
The phrase “according to the standard” implies according the IEEE-ISTO 5001 - 1999.
One or more message “fields” delimited by MSEO/MSEI assertion/negation.
The information transmitted between “start-message” and “end-packet” states.
An internal access (e.g., to an internal memory) reflected on the external bus using a
special cycle (marked with a dedicated transfer code). For an internal memory “hit,” an
address-only bus cycle is generated; for an internal memory “miss,” a complete bus cycle is
generated.
to interpret each of the packets.
Multiplexed signal: JTAG Clock or Development Port Clock. MCKI is a READI signal on the
MPC561/MPC563
Multiplexed signal: JTAG Data In or Development Port Serial Data In. MDI0 is a READI signal
on the MPC561/MPC563.
Multiplexed signal: JTAG Data Out or Development Port Serial Data Out. MDO0 is a READI
signal on the MPC561/MPC563
Device sends information to the tool.
Internal RCPU signal
Internal RCPU signal which indicates instruction queue status.
Internal RCPU signal which indicates history buffer flush status.
Table 24-3. Terms and Definitions (continued)
MPC561/MPC563 Reference Manual, Rev. 1.2
Description
Table
23.6.11)
READI Module
24-7

Related parts for MPC564MZP66