MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 639

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
15.6.1.5
The SPSR contains information concerning the current serial transmission. Only the QSPI can set bits in
this register. To clear status flags, the CPU reads SPSR with the flags set and then writes the SPSR with
zeros in the appropriate bits. Writes to CPTQP have no effect.
Freescale Semiconductor
Note: See bit descriptions in
SRESET
1
2
See bit descriptions in
SPSR can be accessed as an 8-bit register at location 0x30 501F or 0x30 541F.
Bits
8:15
SRESET
0:4
5
6
7
Field
Addr
Field
Addr
MSB
LOOPQ
QSPI Status Register (SPSR)
0
Name
SPSR
HMIE
HALT
MSB
0
1
1
Reserved
QSPI loop mode. LOOPQ controls feedback on the data serializer for testing.
0 Feedback path disabled.
1 Feedback path enabled.
HALTA and MODF interrupt enable. HMIE enables interrupt requests generated by the HALTA
status flag or the MODF status flag in SPSR.
0 HALTA and MODF interrupts disabled.
1 HALTA and MODF interrupts enabled.
from which it can later be restarted. Refer to
the
0 QSPI operates normally.
1 QSPI is halted for subsequent restart.
Halt QSPI. When HALT is set, the QSPI stops on a queue boundary. It remains in a defined state
See
Table 15-17
2
SPI.”
2
Table 15-18
Table 15-18
3
Figure 15-14. SPCR3 — QSPI Control Register 3
SPCR3
3
MPC561/MPC563 Reference Manual, Rev. 1.2
Figure 15-15. QSPI Status Register (SPSR)
Table 15-17. SPCR3 Bit Descriptions
4
4
1
for bit descriptions.
LOOPQ HMIE HALT
5
5
6
0000_0000_0000_0000
0000_0000_0000_0000
6
0x30 501E (SPSR)
7
0x30 501E
7
SPIF MODF HALTA
Description
8
Section 15.6.4.1, “Enabling, Disabling, and Halting
8
9
2
9
10
10
11
Queued Serial Multi-Channel Module
11
SPSR*
12
12
CPTQP
13
13
14
14
LSB
15
LSB
15
15-21

Related parts for MPC564MZP66