MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 88

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Overview
1.3.1.1
1.3.1.2
1.3.1.3
1-4
PowerPC
Precise exception model
64-bit floating point unit (FPU)
Code compression supported on MPC562/MPC564
Reduces usage of internal/external Flash memory (up to 50% for code) on the MPC564
Reduces code size up to 50%
Extensive system development support
On-chip watchpoints and breakpoints
Program flow tracking capability
System configuration and protection features:
— Periodic-interrupt timer
— Bus monitor
— Software watchdog timer
— Real-time clock (RTC)
— PPC decrementer
— Time base
Clock synthesizer
Power management
Reset controller
External bus interface that tolerates 5-V inputs, provides 2.6-V outputs, and supports multi-master
designs
Enhanced interrupt controller that supports up to eight external and 40 internal interrupts,
simplifies the interrupt structure, and decreases interrupt processing time
USIU supports dual mapping to map part of one internal/external memory to another external
memory
External bus, supporting non-wraparound burst for instruction fetches, with up to 8 instructions per
memory cycle
Support for enhanced interrupt controller (EIC)
Support for enhanced exception table relocation feature
Branch target buffer
Contains 2 Kbytes of decompression RAM (DECRAM) for code compression. This RAM may
also be used as general-purpose RAM when the code compression feature is not used.
RISC MCU Central Processing Unit (RCPU)
Unified System Interface Unit (USIU)
Burst Buffer Controller (BBC) Module
ΤΜ
-compliant 32-bit single issue core
MPC561/MPC563 Reference Manual, Rev. 1.2
Freescale Semiconductor

Related parts for MPC564MZP66