MC9S12C128CPBE Freescale Semiconductor, MC9S12C128CPBE Datasheet - Page 283

IC MCU 128K FLASH 25MHZ 52-LQFP

MC9S12C128CPBE

Manufacturer Part Number
MC9S12C128CPBE
Description
IC MCU 128K FLASH 25MHZ 52-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheets

Specifications of MC9S12C128CPBE

Core Processor
HCS12
Core Size
16-Bit
Speed
25MHz
Connectivity
CAN, EBI/EMI, SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
35
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.35 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
52-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12C128CPBE
Manufacturer:
FREESCALE
Quantity:
1 600
Part Number:
MC9S12C128CPBE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12C128CPBE
Manufacturer:
FREESCALE
Quantity:
1 600
Part Number:
MC9S12C128CPBE
Manufacturer:
FREESCALE
Quantity:
8 000
Part Number:
MC9S12C128CPBER
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Definition.” All reset sources are listed in
vector addresses and priorities.
The reset sequence is initiated by any of the following events:
Upon detection of any reset event, an internal circuit drives the RESET pin low for 128 SYSCLK cycles
(see
However, the internal reset circuit of the CRGV4 cannot sequence out of current reset condition without a
running SYSCLK. The number of 128 SYSCLK cycles might be increased by n = 3 to 6 additional
SYSCLK cycles depending on the internal synchronization latency. After 128+n SYSCLK cycles the
RESET pin is released. The reset generator of the CRGV4 waits for additional 64 SYSCLK cycles and
then samples the RESET pin to determine the originating source.
fetched.
Freescale Semiconductor
Figure
Low level is detected at the RESET pin (external reset).
Power on is detected.
Low voltage is detected.
COP watchdog times out.
Clock monitor failure is detected and self-clock mode was disabled (SCME = 0).
9-25). Because entry into reset is asynchronous it does not require a running SYSCLK.
External circuitry connected to the RESET pin should not include a large
capacitance that would interfere with the ability of this signal to rise to a
valid logic 1 within 64 SYSCLK cycles after the low drive is released.
Sampled RESET Pin
(64 Cycles After
Release)
1
1
1
0
COP Watchdog Reset
Clock Monitor Reset
Low Voltage Reset
Power-on Reset
External Reset
Reset Source
Table 9-14. Reset Vector Selection
MC9S12C-Family / MC9S12GC-Family
Reset Pending
Clock Monitor
Table 9-13. Reset Summary
Table
X
0
1
0
9-13. Refer to the device overview chapter for related
Rev 01.24
NOTE
PLLCTL (CME=1, SCME=0)
COPCTL (CR[2:0] nonzero)
Chapter 9 Clocks and Reset Generator (CRGV4) Block Description
COP Reset
Pending
Local Enable
X
X
0
1
None
None
None
POR / LVR / External Reset
Clock Monitor Reset
COP Reset
POR / LVR / External Reset
with rise of RESET pin
Table 9-14
Vector Fetch
shows which vector will be
283

Related parts for MC9S12C128CPBE