ATMEGA645A-MUR Atmel, ATMEGA645A-MUR Datasheet - Page 54

IC MCU AVR 64K FLASH 64QFN

ATMEGA645A-MUR

Manufacturer Part Number
ATMEGA645A-MUR
Description
IC MCU AVR 64K FLASH 64QFN
Manufacturer
Atmel
Series
AVR® ATmegar
Datasheets

Specifications of ATMEGA645A-MUR

Core Processor
AVR
Core Size
8-Bit
Speed
16MHz
Connectivity
SPI, UART/USART, USI
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
54
Program Memory Size
64KB (32K x 16)
Program Memory Type
FLASH
Eeprom Size
2K x 8
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-TQFP Exposed Pad
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATMEGA645A-MUR
Manufacturer:
TI
Quantity:
6 700
54
ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/645
• Bit 3 – WDE: Watchdog Enable
When the WDE is written to logic one, the Watchdog Timer is enabled, and if the WDE is written
to logic zero, the Watchdog Timer function is disabled. WDE can only be cleared if the WDCE bit
has logic level one. To disable an enabled Watchdog Timer, the following procedure must be
followed:
1. In the same operation, write a logic one to WDCE and WDE. A logic one must be written
2. Within the next four clock cycles, write a logic 0 to WDE. This disables the Watchdog.
In safety level 2, it is not possible to disable the Watchdog Timer, even with the algorithm
described above.
Timer” on page 51.
• Bits 2:0 – WDP2, WDP1, WDP0: Watchdog Timer Prescaler 2, 1, and 0
The WDP2, WDP1, and WDP0 bits determine the Watchdog Timer prescaling when the Watch-
dog Timer is enabled. The different prescaling values and their corresponding Timeout Periods
are shown in
Table 10-2.
Note:
The following code example shows one assembly and one C function for turning off the WDT.
The example assumes that interrupts are controlled (e.g. by disabling interrupts globally) so that
no interrupts will occur during execution of these functions.
WDP2
to WDE even though it is set to one before the disable operation starts.
0
0
0
0
1
1
1
1
Also see
WDP1
Table
0
0
1
1
0
0
1
1
Watchdog Timer Prescale Select
Figure 29-47 on page
See ”Timed Sequences for Changing the Configuration of the Watchdog
10-2.
WDP0
0
1
0
1
0
1
0
1
Oscillator Cycles
Number of WDT
1,024K cycles
2,048K cycles
128K cycles
256K cycles
512K cycles
16K cycles
32K cycles
64K cycles
356.
Typical Time-out at
V
CC
15.4ms
30.8ms
61.6ms
0.12s
0.25s
0.49s
1.0s
2.0s
= 3.0V
Typical Time-out at
V
CC
14.7ms
29.3ms
58.7ms
8285B–AVR–03/11
0.12s
0.23s
0.47s
0.9s
1.9s
= 5.0V

Related parts for ATMEGA645A-MUR