mc68hc05jp6pe Freescale Semiconductor, Inc, mc68hc05jp6pe Datasheet - Page 152

no-image

mc68hc05jp6pe

Manufacturer Part Number
mc68hc05jp6pe
Description
M68hc05 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
Core Timer
10.5 COP Watchdog
General Release Specification
152
NOTE:
$1FF0
Reset:
Four counter stages at the end of the core timer make up the computer
operating properly (COP) watchdog which can be enabled by a mask
option. The COP watchdog is a software error detection system that
automatically times out and resets the MCU if the COP watchdog is not
cleared periodically by a program sequence. Writing a logic zero to
COPC bit in the COP register clears the COP watchdog and prevents a
COP reset.
COPC — COP Clear
If the voltage on the IRQ pin exceeds 1.5
turns off and remains off until the IRQ pin voltage falls below 1.5
Read:
Write:
This write-only bit resets the COP watchdog. The COP watchdog is
active in the run, wait, and halt modes of operation if the COP is
enabled by a mask option. The STOP instruction disables the COP
watchdog by clearing the counter and turning off its clock source.
In applications that depend on the COP watchdog, the STOP
instruction can be disabled by the stop mask option. In applications
that have wait cycles longer than the COP timeout period, the COP
watchdog can be disabled by the stop mask option.
summarizes recommended conditions for enabling and disabling the
COP watchdog.
Bit 7
Figure 10-4. COP and Security Register (COPR)
= Unimplemented
6
Core Timer
5
Unaffected by Reset
4
MC68HC05JJ6/MC68HC05JP6
3
V
DD
, the COP watchdog
Freescale Semiconductor
2
Table 10-2
1
Rev. 3.2
COPC
Bit 0
V
DD
.

Related parts for mc68hc05jp6pe