mc68hc05jp6pe Freescale Semiconductor, Inc, mc68hc05jp6pe Datasheet - Page 140

no-image

mc68hc05jp6pe

Manufacturer Part Number
mc68hc05jp6pe
Description
M68hc05 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
Simple Serial Interface
9.3.2 Serial Data Input (SDI)
9.3.3 Serial Data Output (SDO)
General Release Specification
140
(CPHA = 1)
The SDI pin becomes an input as soon as the SIOP subsystem is
enabled. New data is presented to the SDI pin on the falling edge of
SCK. Valid data must be present at least 100 nanoseconds before the
rising edge of SCK and remain valid for 100 nanoseconds after the rising
edge of SCK. See
The SDO pin becomes an output as soon as the SIOP subsystem is
enabled. The state of the PB5/SDO pin reflects the value of the first bit
received on the previous transmission. Prior to enabling the SIOP, the
PB5/SDO can be initialized to determine the beginning state. While
SIOP is enabled, the port B logic cannot be used as a standard output
since that pin is connected to the last stage of the SIOP serial shift
register. A control bit (LSBF) is included in the SCR to allow the data to
be transmitted in either the MSB first format or the LSB first format.
The first data bit will be shifted out to the SDO pin on the first falling edge
of the SCK. The remaining data bits will be shifted out to the SDI pin on
subsequent falling edges of SCK. The SDO pin will present valid data at
least 100 nanoseconds before the rising edge of the SCK and remain
valid for 100 nanoseconds after the rising edge of SCK. See
SDO
SCK
SDI
(IDLE = 0)
Figure 9-3. SIOP Timing Diagram (CPHA = 1)
BIT 1
Simple Serial Interface
BIT 1
Figure
100 ns
BIT 2
BIT 2
9-3.
BIT 3
BIT 3
BIT 4
BIT 4
MC68HC05JJ6/MC68HC05JP6
BIT 5
BIT 5
BIT 6
BIT 6
Freescale Semiconductor
100 ns
BIT 7
BIT 7
Figure
BIT 8
BIT 8
Rev. 3.2
9-3.

Related parts for mc68hc05jp6pe