mc68hc05jp6pe Freescale Semiconductor, Inc, mc68hc05jp6pe Datasheet - Page 139

no-image

mc68hc05jp6pe

Manufacturer Part Number
mc68hc05jp6pe
Description
M68hc05 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
9.3 SIOP Signal Format
9.3.1 Serial Clock (SCK)
MC68HC05JJ6/MC68HC05JP6
Freescale Semiconductor
The SIOP subsystem can be software configured for master or slave
operation. No external mode selection inputs are available (for instance,
no slave select pin).
The state of the SCK output remains a fixed logic level during idle
periods between data transfers. The edges of SCK indicate the
beginning of each output data transfer and latch any incoming data
received. The first bit of transmitted data is output from the SDO pin on
the first falling edge of SCK. The first bit of received data is accepted at
the SDI pin on the first rising edge of SCK after the first falling edge. The
transfer is terminated upon the eighth rising edge of SCK.
The idle state of the SCK is determined by the state of the CPHA bit in
the SCR. When the CPHA is clear, SCK will remain idle at a logical one
as shown in
a logical zero as shown in
data on the falling edge of the SCK, and the SDI latches data in on the
rising edge of SCK.
The master and slave modes of operation differ only in the means of
sourcing the SCK. In master mode, SCK is driven from an internal
source within the MCU. In slave mode, SCK is driven from a source
external to the MCU. The SCK frequency is based on one of four
divisions of the oscillator clock that is selected by the SPR0 and SPR1
bits in the SCR.
(CPHA = 0)
SDO
SCK
SDI
Rev. 3.2
Figure 9-2. SIOP Timing Diagram (CPHA = 0)
Figure
Simple Serial Interface
BIT 1
BIT 1
100 ns
9-2. When the CPHA is set, SCK will remain idle at
BIT 2
BIT 2
Figure
BIT 3
BIT 3
9-3. In both cases, the SDO changes
BIT 4
BIT 4
BIT 5
BIT 5
General Release Specification
BIT 6
BIT 6
100 ns
Simple Serial Interface
BIT 7
BIT 7
BIT 8
BIT 8
(IDLE = 1)
139

Related parts for mc68hc05jp6pe